# 适用于汽车

# 且具有集成高压启动功能和光耦合器反馈功能的 UCC28740-Q1 超低待机 功耗反激式控制器

## 1 特性

- 符合汽车类 应用要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度 1 级: -40°C 至 +125°C
  - 器件 HBM 分类等级 2: ±2kV
  - 器件 CDM 分类等级 C4B: ±750V
- 低于 10mW 的空载功耗能力
- 可在线路和负载范围内实现 ±1% 的电压调节和 ±5% 的电流调节
- 700V 启动开关
- 100kHz 的最高开关频率可实现高功率密度充电器设计
- 谐振环谷值开关运行模式可实现最高总体效率
- 频率抖动功能使其轻松符合 EMI 标准
- MOSFET 钳位栅极驱动输出
- 过压、低压线路和过流保护功能
- 使用 UCC28740-Q1 并借助 WEBENCH® 电源设计器创建定制设计方案

## 2 应用

- 具有集成高压启动功能和光耦合器反馈功能的超低 待机功耗反激式控制器
- 牵引逆变器高压转低压备用电源
- HVAC 压缩机高压隔离式电源
- PTC 加热器高压隔离式电源

## 简化应用示意图



## 3 说明

UCC28740-Q1 隔离式反激电源控制器可使用光耦合器调节输出,以提供对大型负载阶跃的快速瞬态响应。

内部采用 **700V** 启动开关,可动态控制工作状态并定制 调制配置文件,支持超低待机功耗,并且不会影响启动 时间或输出瞬态响应。

UCC28740-Q1 中的控制算法可使操作效率达到或超过适用标准。驱动输出接至一个 MOSFET 电源开关。带有谷值开关的断续传导模式 (DCM) 减少了开关损耗。开关频率的调制和初级电流峰值振幅(FM 和 AM)在整个负载和线路范围内保持较高的转换效率。

此控制器有一个 100kHz 的最大开关频率并且一直保持对变压器内峰值初级电流的控制。保护 功能 有助于抑制一次侧和二次侧应力分量。170Hz 的最小开关频率可轻松实现低于 10mW 的无负载功耗。

#### 器件信息(1)

|             | , , ,    |                 |
|-------------|----------|-----------------|
| 器件型号        | 封装       | 封装尺寸 (标称值)      |
| UCC28740-Q1 | SOIC (7) | 4.90mm x 3.91mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## 典型伏安图





# 目录

| 1 | 特性1                                  | 7.4 Device Functional Modes      | 13 |
|---|--------------------------------------|----------------------------------|----|
| 2 | 应用 1                                 | 8 Application and Implementation | 18 |
| 3 | 1                                    | 8.1 Application Information      | 18 |
| 4 | 修订历史记录                               | 8.2 Typical Application          | 18 |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations   | 28 |
| 6 | Specifications                       | 10 Layout                        | 28 |
| • | 6.1 Absolute Maximum Ratings 4       | 10.1 Layout Guidelines           | 28 |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example              | 29 |
|   | 6.3 Recommended Operating Conditions | 11 器件和文档支持                       | 30 |
|   | 6.4 Thermal Information              | 11.1 器件支持                        | 30 |
|   | 6.5 Electrical Characteristics5      | 11.2 文档支持                        | 32 |
|   | 6.6 Switching Characteristics        | 11.3 接收文档更新通知                    | 32 |
|   | 6.7 Typical Characteristics          | 11.4 社区资源                        | 32 |
| 7 | Detailed Description9                | 11.5 商标                          | 32 |
|   | 7.1 Overview                         | 11.6 静电放电警告                      | 33 |
|   | 7.2 Functional Block Diagram 9       | 11.7 Glossary                    | 33 |
|   | 7.3 Feature Description              | 12 机械、封装和可订购信息                   | 33 |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期      | 修订版本 | 说明      |
|---------|------|---------|
| 8月2019年 | *    | 预告信息发布。 |



www.ti.com.cn

# 5 Pin Configuration and Functions



**Pin Functions** 

| P    | PIN |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| cs   | 5   | ı   | The current-sense (CS) input connects to a ground-referenced current-sense resistor in series with the power switch. The resulting voltage monitors and controls the peak primary current. A series resistor is added to this pin to compensate for peak switch-current levels as the AC-mains input varies.                                                                                                                                                                                                                       |
| DRV  | 6   | 0   | Drive (DRV) is an output that drives the gate of an external high-voltage MOSFET switching transistor.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| FB   | 3   | I   | The feedback (FB) input receives a current signal from the optocoupler output transistor. An internal current mirror divides the feedback current by 2.5 and applies it to an internal pullup resistor to generate a control voltage, V <sub>CL</sub> . The voltage at this resistor directly drives the control law function, which determines the switching frequency and the peak amplitude of the switching current.                                                                                                           |
| GND  | 4   | _   | The ground (GND) pin is both the reference pin for the controller, and the low-side return for the drive output. Special care must be taken to return all AC-decoupling capacitors as close as possible to this pin and avoid any common trace length with analog signal-return paths.                                                                                                                                                                                                                                             |
| HV   | 8   | I   | The high-voltage (HV) pin may connect directly, or through a series resistor, to the rectified bulk voltage and provides a charge to the VDD capacitor for the startup of the power supply.                                                                                                                                                                                                                                                                                                                                        |
| VDD  | 1   | I   | VDD is the bias-supply input pin to the controller. A carefully placed bypass capacitor to GND is required on this pin.                                                                                                                                                                                                                                                                                                                                                                                                            |
| VS   | 2   | I   | Voltage sense (VS) is an input used to provide demagnetization timing feedback to the controller to limit frequency, to control constant-current operation, and to provide output-overvoltage detection. VS is also used for AC-mains input-voltage detection for peak primary-current compensation. This pin connects to a voltage divider between an auxiliary winding and GND. The value of the upper resistor of this divider programs the AC-mains run and stop thresholds, and factors into line compensation at the CS pin. |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1) and (2).

|                  |                                | MIN   | MAX           | UNIT |
|------------------|--------------------------------|-------|---------------|------|
| V <sub>HV</sub>  | Start-up pin voltage, HV       |       | 700           | V    |
| V <sub>VDD</sub> | Bias supply voltage, VDD       |       | 38            | V    |
| I <sub>DRV</sub> | Continuous gate-current sink   |       | 50            | mA   |
| I <sub>DRV</sub> | Continuous gate-current source |       | Self-limiting | mA   |
| I <sub>FB</sub>  | Peak current, VS               |       | 1             | mA   |
| I <sub>VS</sub>  | Peak current, FB               |       | -1.2          | mA   |
| $V_{DRV}$        | Gate-drive voltage at DRV      | -0.5  | Self-limiting | V    |
|                  | Voltage, CS                    | -0.5  | 5             | V    |
|                  | Voltage, FB                    | -0.5  | 7             | V    |
|                  | Voltage, VS                    | -0.75 | 7             | V    |
| $T_{J}$          | Operating junction temperature | -55   | 150           | °C   |
| T <sub>stg</sub> | Storage temperature            | -65   | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                |                                 |                                                                              | VALUE | UNIT |
|----------------|---------------------------------|------------------------------------------------------------------------------|-------|------|
|                | Flactroototic                   | Human-body model (HBM), per AEC Q100-002(1) <sup>(1)</sup>                   | ±2000 |      |
| V <sub>(</sub> | Electrostatic<br>ESD) discharge | Charged-device model (CDM), per Charged-device model (CDM), per AEC Q100-011 | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN   | MAX | UNIT |
|------------------|--------------------------------|-------|-----|------|
| $V_{VDD}$        | Bias-supply operating voltage  | 9     | 35  | V    |
| C <sub>VDD</sub> | VDD bypass capacitor           | 0.047 |     | μF   |
| I <sub>FB</sub>  | Feedback current, continuous   |       | 50  | μΑ   |
| I <sub>VS</sub>  | VS pin current, out of pin     |       | 1   | mA   |
| $T_{J}$          | Operating junction temperature | -40   | 125 | °C   |

#### 6.4 Thermal Information

|                      |                                              | UCC28740-Q1 |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)    | UNIT |
|                      |                                              | 7 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 141.5       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 73.8        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 89          | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 23.5        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 88.2        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. These ratings apply over the operating ambient temperature ranges unless otherwise noted.



www.ti.com.cn

## 6.5 Electrical Characteristics

over operating free-air temperature range,  $V_{VDD}$  = 25 V, HV = open,  $V_{FB}$  = 0 V,  $V_{VS}$  = 4 V,  $T_A$  = -40°C to +125°C,  $T_J$  =  $T_A$  (unless otherwise noted)

|                        | PARAMETER                          | TEST CONDITIONS                                                               | MIN   | TYP  | MAX  | UNIT |
|------------------------|------------------------------------|-------------------------------------------------------------------------------|-------|------|------|------|
| HIGH-VOL               | TAGE START UP                      |                                                                               |       |      |      |      |
| I <sub>HV</sub>        | Start-up current out of VDD        | $V_{HV} = 100 \text{ V}, V_{VDD} = 0 \text{ V}, \text{ start state}$          | 100   | 250  | 500  | μΑ   |
| I <sub>HVLKG25</sub>   | Leakage current at HV              | $V_{HV} = 400 \text{ V}$ , run state, $T_J = 25^{\circ}\text{C}$              |       | 0.01 | 0.5  | μΑ   |
| BIAS SUP               | PLY INPUT                          | ·                                                                             |       |      |      |      |
| I <sub>RUN</sub>       | Supply current, run                | I <sub>DRV</sub> = 0, run state                                               |       | 2    | 2.65 | mA   |
| I <sub>WAIT</sub>      | Supply current, wait               | I <sub>DRV</sub> = 0, wait state                                              |       | 95   | 125  | μΑ   |
| I <sub>START</sub>     | Supply current, start              | $I_{DRV} = 0$ , $V_{VDD} = 18$ V, start state, $I_{HV} = 0$                   |       | 18   | 30   | μΑ   |
| I <sub>FAULT</sub>     | Supply current, fault              | I <sub>DRV</sub> = 0, fault state                                             |       | 95   | 130  | μΑ   |
| UNDERVO                | LTAGE LOCKOUT                      |                                                                               |       |      |      |      |
| V <sub>VDD(on)</sub>   | VDD turnon threshold               | V <sub>VDD</sub> low to high                                                  | 19    | 21   | 23   | V    |
| V <sub>VDD(off)</sub>  | VDD turnoff threshold              | V <sub>VDD</sub> high to low                                                  | 7.35  | 7.75 | 8.15 | V    |
| VS INPUT               |                                    | ·                                                                             |       |      |      |      |
| V <sub>VSNC</sub>      | Negative clamp level               | $I_{VSLS} = -300 \mu A$ , volts below ground                                  | 190   | 250  | 325  | mV   |
| I <sub>VSB</sub>       | Input bias current                 | $V_{VS} = 4 V$                                                                | -0.25 | 0    | 0.25 | μΑ   |
| FB INPUT               |                                    |                                                                               |       |      |      |      |
| I <sub>FBMAX</sub>     | Full-range input current           | $f_{SW} = f_{SW(min)}$                                                        | 16    | 23   | 30   | μΑ   |
| $V_{FBMAX}$            | Input voltage at full range        | I <sub>FB</sub> = 25 μA, T <sub>J</sub> = 25°C                                | 0.75  | 0.88 | 1    | V    |
| $R_{FB}$               | FB-input resistance, linearized    | $\Delta I_{FB}$ = 20 $\mu$ A, centered at $I_{FB}$ = 15 $\mu$ A, $T_J$ = 25°C | 10    | 14   | 18   | kΩ   |
| CS INPUT               |                                    | ·                                                                             |       |      |      |      |
| V <sub>CST(max)</sub>  | Maximum CS threshold voltage       | $I_{FB} = 0 \ \mu A^{(1)}$                                                    | 738   | 773  | 810  | mV   |
| $V_{\text{CST(min)}}$  | Minimum CS threshold voltage       | $I_{FB} = 35 \ \mu A^{(1)}$                                                   | 170   | 194  | 215  | mV   |
| K <sub>AM</sub>        | AM-control ratio                   | V <sub>CST(max)</sub> / V <sub>CST(min)</sub>                                 | 3.6   | 4    | 4.45 | V/V  |
| $V_{CCR}$              | Constant-current regulation factor |                                                                               | 318   | 330  | 343  | mV   |
| K <sub>LC</sub>        | Line-compensation current ratio    | $I_{VSLS}$ = -300 $\mu$ A, $I_{VSLS}$ / current out of CS pin                 | 24    | 25   | 28.6 | A/A  |
| t <sub>CSLEB</sub>     | Leading-edge blanking time         | DRV output duration, $V_{CS} = 1 V$                                           | 180   | 230  | 280  | ns   |
| DRIVERS                |                                    | ,                                                                             |       |      | •    |      |
| I <sub>DRS</sub>       | DRV source current                 | $V_{DRV} = 8 \text{ V}, V_{VDD} = 9 \text{ V}$                                | 20    | 25   |      | mA   |
| R <sub>DRVLS</sub>     | DRV low-side drive resistance      | $I_{DRV} = 10 \text{ mA}$                                                     |       | 6    | 12   | Ω    |
| $V_{DRCL}$             | DRV clamp voltage                  | $V_{VDD} = 35 V$                                                              |       | 14   | 16   | V    |
| R <sub>DRVSS</sub>     | DRV pulldown in start-state        |                                                                               | 150   | 190  | 230  | kΩ   |
| PROTECTI               | ON                                 |                                                                               |       |      |      |      |
| V <sub>OVP</sub>       | Overvoltage threshold              | At VS input, $T_J = 25^{\circ}C^{(2)}$                                        | 4.52  | 4.6  | 4.71 | V    |
| V <sub>OCP</sub>       | Overcurrent threshold              | At CS input                                                                   | 1.4   | 1.5  | 1.6  | V    |
| I <sub>VSL(run)</sub>  | VS line-sense run current          | Current out of VS pin increasing                                              | 190   | 225  | 275  | μΑ   |
| I <sub>VSL(stop)</sub> | VS line-sense stop current         | Current out of VS pin decreasing                                              | 70    | 80   | 100  | μΑ   |
| K <sub>VSL</sub>       | VS line sense ratio                | I <sub>VSL(run)</sub> / I <sub>VSL(stop)</sub>                                | 2.45  | 2.8  | 3.05 | A/A  |
| VOL                    |                                    |                                                                               |       |      |      |      |

<sup>(1)</sup> This device automatically varies the control frequency and current sense thresholds to improve EMI performance. These threshold voltages and frequency limits represent average levels.

<sup>(2)</sup> The overvoltage threshold level at VS decreases with increasing temperature by 0.8 mV/°C. This compensation is included to reduce the power-supply output overvoltage detection variance over temperature.



## 6.6 Switching Characteristics

over operating free-air temperature range,  $V_{VDD}$  = 25 V, HV = open,  $V_{FB}$  = 0 V,  $V_{VS}$  = 4 V,  $T_A$  = -40°C to +125°C,  $T_J$  =  $T_A$  (unless otherwise noted)

|                      | PARAMETER                   | TEST CONDITIONS             | MIN | TYP | MAX  | UNIT |
|----------------------|-----------------------------|-----------------------------|-----|-----|------|------|
| f <sub>SW(max)</sub> | Maximum switching frequency | $I_{FB} = 0 \ \mu A^{(1)}$  | 91  | 100 | 106  | kHz  |
| f <sub>SW(min)</sub> | Minimum switching frequency | $I_{FB} = 35 \ \mu A^{(1)}$ | 140 | 170 | 210  | Hz   |
| t <sub>ZTO</sub>     | Zero-crossing timeout delay |                             | 1.8 | 2.1 | 2.55 | μs   |

(1) This device automatically varies the control frequency and current sense thresholds to improve EMI performance. These threshold voltages and frequency limits represent average levels.



www.ti.com.cn

## 6.7 Typical Characteristics

 $V_{VDD}$  = 25 V,  $T_J$  = 25°C, unless otherwise noted.



**Temperature** 



## **Typical Characteristics (continued)**

 $V_{VDD}$  = 25 V,  $T_J$  = 25°C, unless otherwise noted.



Figure 7. Minimum Switching Frequency vs. Temperature



VDRV - O V, VVDD - O V



Figure 9. FB Input Voltage vs. FB Input Current



Figure 10. VS Overvoltage Threshold vs. Temperature



## **Detailed Description**

#### Overview

www.ti.com.cn

The UCC28740-Q1 is a flyback power-supply controller which provides high-performance voltage regulation using an optically coupled feedback signal from a secondary-side voltage regulator. The device provides accurate constant-current regulation using primary-side feedback. The controller operates in discontinuousconduction mode (DCM) with valley-switching to minimize switching losses. The control law scheme combines frequency with primary peak-current amplitude modulation to provide high conversion efficiency across the load range. The control law provides a wide dynamic operating range of output power which allows the power-supply designer to easily achieve less than 30-mW standby power dissipation using a standard shunt-regulator and optocoupler. For a target of less than 10-mW standby power, careful loss-management design with a low-power regulator and high-CTR optocoupler is required.

During low-power operating conditions, the power-management features of the controller reduce the deviceoperating current at switching frequencies below 32 kHz. At and above this frequency, the UCC28740-Q1 includes features in the modulator to reduce the EMI peak energy of the fundamental switching frequency and harmonics. A complete low-cost and low component-count charger-solution is realized using a straight-forward design process.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

## 7.3.1 Detailed Pin Description

VDD (Device Bias Voltage Supply) The VDD pin connects to a bypass capacitor-to-ground. The turnon UVLO threshold is 21 V and turnoff UVLO threshold is 7.75 V with an available operating range up to 35 V on VDD. The typical USB-charging specification requires the output current to operate in constant-current mode from 5 V down to at least 2 V which is achieved easily with a nominal V<sub>VDD</sub> of approximately 25 V. The additional VDD headroom up to 35 V allows for V<sub>VDD</sub> to rise due to the leakage energy delivered to the VDD capacitor during high-load conditions.

**GND (Ground)** UCC28740 has a single ground reference external to the device for the gate-drive current and analog signal reference. Place the VDD-bypass capacitor close to GND and VDD with short traces to minimize noise on the VS, FB, and CS signal pins.

HV (High-Voltage Startup) The HV pin connects directly to the bulk capacitor to provide a startup current to the VDD capacitor. The typical startup current is approximately 250 μA which provides fast charging of the VDD capacitor. The internal HV startup device is active until V<sub>VDD</sub> exceeds the turnon UVLO threshold of 21 V at which time the HV startup device turns off. In the off state the HV leakage current is very low to minimize standby losses of the controller. When V<sub>VDD</sub> falls below the 7.75 V UVLO turnoff threshold the HV startup device turns on.

VS (Voltage Sense) The VS pin connects to a resistor-divider from the auxiliary winding to ground. The auxiliary voltage waveform is sampled at the end of the transformer secondary-current demagnetization time to provide accurate control of the output current when in constant-current mode. The waveform on the VS pin determines the timing information to achieve valley-switching, and the timing to control the duty-cycle of the transformer secondary current. Avoid placing a filter capacitor on this input which interferes with accurate sensing of this waveform.

During the MOSFET on-time, this pin also senses VS current generated through  $R_{S1}$  by the reflected bulk-capacitor voltage to provide for AC-input run and stop thresholds, and to compensate the current-sense threshold across the AC-input range. For the AC-input run/stop function, the run threshold on VS is 225  $\mu$ A and the stop threshold is 80  $\mu$ A.

At the end of off-time demagnetization, the reflected output voltage is sampled at this pin to provide output overvoltage protection. The values for the auxiliary voltage-divider upper-resistor,  $R_{S1}$ , and lower-resistor,  $R_{S2}$ , are determined by Equation 1 and Equation 2.

$$R_{S1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSL(run)}}$$

#### where

- N<sub>PA</sub> is the transformer primary-to-auxiliary turns-ratio,
- $V_{IN(run)}$  is the AC RMS voltage to enable turnon of the controller (run), (in case of DC input, leave out the  $\sqrt{2}$  term in the equation),
- I<sub>VSL(run)</sub> is the run-threshold for the current pulled out of the VS pin during the switch on-time (see *Electrical Characteristics*).

$$R_{S2} = \frac{R_{S1} \times V_{OVP}}{N_{AS} \times \left(V_{OV} - V_F\right) - V_{OVP}}$$

#### where

- V<sub>OV</sub> is the maximum allowable peak voltage at the converter output,
- V<sub>E</sub> is the output-rectifier forward drop at near-zero current,
- N<sub>AS</sub> is the transformer auxiliary-to-secondary turns-ratio,
- R<sub>S1</sub> is the VS divider high-side resistance,
- V<sub>OVP</sub> is the overvoltage detection threshold at the VS input (see *Electrical Characteristics*).

FB (Feedback) The FB pin connects to the emitter of an analog-optocoupler output transistor which usually has the collector connected to VDD. The current supplied to FB by the optocoupler is reduced internally by a factor of 2.5 and the resulting current is applied to an internal 480-kΩ resistor to generate the control law voltage (V<sub>CL</sub>). This V<sub>CL</sub> directly determines the converter switching frequency and peak primary current required for regulation per the control-law for any given line and load condition.



## Feature Description (continued)

DRV (Gate Drive) The DRV pin connects to the MOSFET gate pin, usually through a series resistor. The gate driver provides a gate-drive signal limited to 14 V. The turnon characteristic of the driver is a 25-mA current source which limits the turnon dv/dt of the MOSFET drain and reduces the leading-edge current spike while still providing a gate-drive current to overcome the Miller plateau. The gate-drive turnoff current is determined by the R<sub>DSON</sub> of the low-side driver along with any external gate-drive resistance. Adding external gate resistance reduces the MOSFET drain turn-off dv/dt, if necessary.

CS (Current Sense) The current-sense pin connects through a series resistor (R<sub>LC</sub>) to the current-sense resistor (R<sub>CS</sub>). The maximum current-sense threshold (V<sub>CST(max)</sub>) is 0.773 V for I<sub>PP(max)</sub>, and the minimum current-sense threshold (V<sub>CST(min)</sub>) is 0.194 V for I<sub>PP(min)</sub>. R<sub>LC</sub> provides the feed-forward line compensation to eliminate changes in IPP with input voltage due to the propagation delay of the internal comparator and MOSFET turnoff time. An internal leading-edge blanking time of 235 ns eliminates sensitivity to the MOSFET turnon current spike. Placing a bypass capacitor on the CS pin is unnecessary. The target output current in constant-current (CC) regulation determines the value of R<sub>CS</sub>. The values of R<sub>CS</sub> and R<sub>LC</sub> are calculated using Equation 3 and Equation 4. The term  $V_{CCR}$  is the product of the demagnetization constant, 0.425, and  $V_{CST(max)}$ .  $V_{CCR}$  is held to a tighter accuracy than either of its constituent terms. The term  $\eta_{XFMR}$  accounts for the energy stored in the transformer but not delivered to the secondary. This term includes transformer resistance and core loss, bias power, and primary-to-secondary leakage ratio.

#### **Example:**

With a transformer core and winding loss of 5%, primary-to-secondary leakage inductance of 3.5%, and bias power to output power ratio of 0.5%, the  $\eta_{XFMR}$  value at full power is approximately: 1 - 0.05 - 0.035 - 0.005 =

$$R_{CS} = \frac{V_{CCR} \times N_{PS}}{2I_{OCC}} \times \sqrt{\eta_{XFMR}}$$

where

- V<sub>CCR</sub> is a constant-current regulation factor (see *Electrical Characteristics*),
- N<sub>PS</sub> is the transformer primary-to-secondary turns-ratio (a ratio of 13 to 15 is typical for 5-V output),
- I<sub>OCC</sub> is the target output current in constant-current regulation,
- $\eta_{XFMR}$  is the transformer efficiency at full power.

 $R_{LC} = \frac{K_{LC} \times R_{S1} \times R_{CS} \times t_D \times N_{PA}}{L_P}$ 

where

- R<sub>S1</sub> is the VS pin high-side resistor value,
- R<sub>CS</sub> is the current-sense resistor value,
- t<sub>D</sub> is the total current-sense delay consisting of MOSFET turnoff delay, plus approximately 50 ns internal delay,
- N<sub>PA</sub> is the transformer primary-to-auxiliary turns-ratio,
- L<sub>P</sub> is the transformer primary inductance,
- K<sub>LC</sub> is a current-scaling constant for line compensation (see *Electrical Characteristics*). (4)

## 7.3.2 Valley-Switching and Valley-Skipping

The UCC28740-Q1 uses valley-switching to reduce switching losses in the MOSFET, to reduce induced-EMI, and to minimize the turnon current spike at the current-sense resistor. The controller operates in valley-switching in all load conditions unless the  $V_{DS}$  ringing diminishes to the point where valleys are no longer detectable.

As shown in Figure 11, the UCC28740-Q1 operates in a valley-skipping mode (also known as valley-hopping) in most load conditions to maintain an accurate voltage or current regulation point and still switch on the lowest available V<sub>DS</sub> voltage.



## **Feature Description (continued)**



Figure 11. Valley-Skipping Mode

Valley-skipping modulates each switching cycle into discrete period durations. During FM operation, the switching cycles are periods when energy is delivered to the output in fixed packets, where the power-per-cycle varies discretely with the switching period. During operating conditions when the switching period is relatively short, such as at high-load and low-line, the average power delivered per cycle varies significantly based on the number of valleys skipped between cycles. As a consequence, valley-skipping adds additional ripple voltage to the output with a frequency and amplitude dependent upon the loop-response of the shunt-regulator. For a load with an average power level between that of cycles with fewer valleys skipped and cycles with more valleys skipped, the voltage-control loop modulates the FB current according to the loop-bandwidth and toggles between longer and shorter switching periods to match the required average output power.

#### 7.3.3 Startup Operation

An internal high-voltage startup switch, connected to the bulk-capacitor voltage ( $V_{BULK}$ ) through the HV pin, charges the VDD capacitor. This startup switch functions similarly to a current source providing typically 250  $\mu$ A to charge the VDD capacitor. When  $V_{VDD}$  reaches the 21-V UVLO turnon threshold the controller is enabled, the converter starts switching, and the startup switch turns off.

Often at initial turnon, the output capacitor is in a fully discharged state. The first three switching-cycle current peaks are limited to  $I_{PP(min)}$  to monitor for any initial input or output faults with limited power delivery. After these three cycles, if the sampled voltage at VS is less than 1.33 V, the controller operates in a special startup mode. In this mode, the primary current peak amplitude of each switching cycle is limited to approximately 0.63 x  $I_{PP(max)}$  and  $I_{DMAGCC}$  increases from 0.425 to 0.735. These modifications to  $I_{PP(max)}$  and  $I_{DMAGCC}$  during startup allows high-frequency charge-up of the output capacitor to avoid audible noise while the demagnetization voltage is low. Once the sampled VS voltage exceeds 1.38 V,  $I_{DMAGCC}$  is restored to 0.425 and the primary current peak resumes as  $I_{PP(max)}$ . While the output capacitor charges, the converter operates in CC mode to maintain a constant output current until the output voltage enters regulation. Thereafter, the controller responds to the condition dictated by the control law. The time to reach output regulation consists of the time the VDD capacitor charges to 21 V plus the time the output capacitor charges.

#### 7.3.4 Fault Protection

The UCC28740-Q1 provides extensive fault protection. The protection functions include:

- Output overvoltage
- Input undervoltage
- Internal overtemperature
- Primary overcurrent fault
- CS-pin fault
- VS-pin fault

A UVLO reset and restart sequence applies to all fault-protection events.



## **Feature Description (continued)**

The output-overvoltage function is determined by the voltage feedback on the VS pin. If the voltage sample of VS exceeds 4.6 V, the device stops switching and the internal current consumption becomes  $I_{FAULT}$  which discharges the VDD capacitor to the UVLO-turnoff threshold. After that, the device returns to the start state and a startup sequence ensues.

The UCC28740-Q1 always operates with cycle-by-cycle primary peak current control. The normal operating voltage range of the CS pin is 0.773 V to 0.194 V. An additional protection, not filtered by leading-edge blanking, occurs if the CS pin voltage reaches 1.5 V, which results in a UVLO reset and restart sequence.

Current into the VS pin during the MOSFET on-time determines the line-input run and stop thresholds. While the VS pin clamps close to GND during the MOSFET on-time, the current through  $R_{S1}$  is monitored to determine a sample of  $V_{BULK}$ . A wide separation of the run and stop thresholds allows for clean startup and shutdown of the power supply with the line voltage. The run-current threshold is 225  $\mu$ A and the stop-current threshold is 80  $\mu$ A.

The internal overtemperature-protection threshold is 165°C. If the junction temperature reaches this threshold the device initiates a UVLO-reset cycle. If the temperature is still high at the end of the UVLO cycle, the protection cycle repeats.

Protection is included in the event of component failures on the VS pin. If complete loss of feedback information on the VS pin occurs, the controller stops switching and restarts.

#### 7.4 Device Functional Modes

#### 7.4.1 Secondary-Side Optically Coupled Constant-Voltage (CV) Regulation

Figure 12 shows a simplified flyback convertor with the main output-regulation blocks of the device shown, along with typical implementation of secondary-side-derived regulation. The power-train operation is the same as any DCM-flyback circuit. A feedback current is optically coupled to the controller from a shunt-regulator sensing the output voltage.



Figure 12. Simplified Flyback Convertor (With the Main Voltage Regulation Blocks)



## **Device Functional Modes (continued)**

In this configuration, a secondary-side shunt-regulator, such as the TL431, generates a current through the input photo-diode of an optocoupler. The photo-transistor delivers a proportional current that is dependent on the current-transfer ratio (CTR) of the optocoupler to the FB input of the UCC28740-Q1 controller. This FB current then converts into the  $V_{CL}$  by the input-mirror network, detailed in the device block diagram (see *Functional Block Diagram*). Output-voltage variations convert to FB-current variations. The FB-current variations modify the  $V_{CL}$  which dictates the appropriate  $I_{PP}$  and  $f_{SW}$  necessary to maintain CV regulation. At the same time, the VS input senses the auxiliary winding voltage during the transfer of transformer energy to the secondary output to monitor for an output overvoltage condition. When  $f_{SW}$  reaches the target maximum frequency, chosen between 32 kHz and 100 kHz, CC operation is entered and further increases in  $V_{CI}$  have no effect.

Figure 13 shows that as the secondary current decreases to zero, a clearly defined down slope reflects the decreasing rectifier  $V_F$  combined with stray resistance voltage-drop ( $I_SR_S$ ). To achieve an accurate representation of the secondary output voltage on the auxiliary winding, the discriminator reliably blocks the leakage-inductance reset and ringing while continuously sampling the auxiliary voltage during the down slope after the ringing diminishes. The discriminator then captures the voltage signal at the moment that the secondary-winding current reaches zero. The internal overvoltage threshold on VS is 4.6 V. Temperature compensation of -0.8 mV/°C on the overvoltage threshold offsets the change in the output-rectifier forward voltage with temperature. The resistor divider is selected as outlined in the VS pin description (see *Detailed Pin Description*).



Figure 13. Auxiliary-Winding Voltage

The UCC28740-Q1 VS-signal sampler includes signal-discrimination methods to ensure an accurate sample of the output voltage from the auxiliary winding. Controlling some details of the auxiliary-winding signal to ensure reliable operation is necessary; specifically, the reset time of the leakage inductance and the duration of any subsequent leakage-inductance ringing. See Figure 14 for a detailed illustration of waveform criteria to ensure a reliable sample on the VS pin.

The first detail to examine is the duration of the leakage-inductance reset pedestal,  $t_{LK\_RESET}$ , in Figure 14. Because  $t_{LK\_RESET}$  mimics the waveform of the secondary-current decay, followed by a sharp downslope,  $t_{LK\_RESET}$  is internally blanked for a duration which scales with the peak primary current. Keeping the leakage-reset time to less than 600 ns for  $I_{PP(min)}$ , and less than 2.2  $\mu$ s for  $I_{PP(max)}$  is important.

The second detail is the amplitude of ringing on the  $V_{AUX}$  waveform following  $t_{LK\_RESET}$ . The peak-to-peak voltage variation at the VS pin must be less than 100 mVp-p for at least 200 ns before the end of the demagnetization time ( $t_{DM}$ ). A concern with excessive ringing usually occurs during light or no-load conditions, when  $t_{DM}$  is at the minimum. The tolerable ripple on VS is scaled up to the auxiliary-winding voltage by  $R_{S1}$  and  $R_{S2}$ , and is equal to 100 mV × ( $R_{S1} + R_{S2}$ ) /  $R_{S2}$ .

**INSTRUMENTS** 

## **Device Functional Modes (continued)**



Figure 14. Auxiliary-Winding Waveform Details

During voltage regulation, the controller operates in frequency-modulation mode and amplitude-modulation mode, as shown in Figure 15. The internal operating-frequency limits of the device are 100 kHz and f<sub>SW(min)</sub>. The maximum operating frequency of the converter at full-load is generally chosen to be slightly lower than 100 kHz to allow for tolerances, or significantly lower due to switching-loss considerations. The maximum operating frequency and primary peak current chosen determine the transformer primary inductance of the converter. The shunt-regulator bias power, output preload resistor (if any), and low-power conversion efficiency determine the minimum-operating frequency of the converter. Voltage-loop stability compensation is applied at the shunt-regulator which drives the opto-coupled feedback signal. The tolerances chosen for the shunt-regulator reference and the sense resistors determines the regulation accuracy.



## **Device Functional Modes (continued)**



Figure 15. Frequency and Amplitude Modulation Modes (During CV Regulation)

The level of feedback current ( $I_{FB}$ ) into the FB pin determines the internal  $V_{CL}$  which determines the operating point of the controller while in CV mode. When  $I_{FB}$  rises above 22  $\mu$ A, no further decrease in  $f_{SW}$  occurs. When the output-load current increases to the point where maximum  $f_{SW}$  is reached, control transfers to CC mode. All current, voltage, frequency, breakpoints, and curve-segment linearity depicted in Figure 15 are nominal. Figure 15 indicates the general operation of the controller while in CV mode, although minor variations may occur from part to part. An internal frequency-dithering mechanism is enabled when  $I_{FB}$  is less than 14.6  $\mu$ A to help reduce conducted EMI (including during CC-mode operation), and is disabled otherwise.

#### 7.4.2 Primary-Side Constant-Current (CC) Regulation

When the load current of the converter increases to the predetermined constant-current limit, operation enters CC mode. In CC mode, output voltage regulation is lost and the shunt-regulator drives the current and voltage at FB to minimum. During CC mode, timing information at the VS pin and current information at the CS pin allow accurate regulation of the average current of the secondary winding. The CV-regulation control law dictates that as load increases approaches CC regulation the primary peak current will be at  $I_{\text{PP}(\text{max})}$ . The primary peak current, turns-ratio, demagnetization time  $t_{\text{DM}}$ , and switching period  $t_{\text{SW}}$  determine the secondary average output current (see Figure 16). Ignoring leakage-inductance effects, the average output current is given by Equation 5. When the demagnetization duty-cycle reaches the CC-regulation reference,  $D_{\text{MAGCC}}$ , in the current-control block, the controller operates in frequency modulation (FM) mode to control the output current for any output voltage at or below the voltage-regulation target as long as the auxiliary winding keeps  $V_{\text{VDD}}$  above the UVLO turnoff threshold. As the output voltage falls,  $t_{\text{DM}}$  increases. The controller acts to increase  $t_{\text{SW}}$  to maintain the ratio of  $t_{\text{DM}}$  to switching period ( $t_{\text{DM}}$  /  $t_{\text{SW}}$ ) at a maximum of 0.425 ( $D_{\text{MAGCC}}$ ), thereby maintaining a constant average output current.



## **Device Functional Modes (continued)**



Figure 16. Transformer-Current Relationship

$$I_{OUT} = \frac{I_{PP}}{2} \times \frac{N_P}{N_S} \times \frac{t_{DM}}{t_{SW}}$$

Fast, accurate, opto-coupled CV control combined with line-compensated PSR CC control results in highperformance voltage and current regulation which minimizes voltage deviations due to heavy load and unload steps, as illustrated by the V-I curve in Figure 17.



Figure 17. Typical Target Output V-I Characteristic



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The UCC28740-Q1 is a flyback controller that provides constant-voltage (CV) mode control and constant current (CC) mode control for precise output regulation. While in CV operating range, the controller uses an opto-coupler for tight voltage regulation and improved transient response to large load steps. Accurate regulation while in CC mode is provided by primary side control. The UCC28740-Q1 uses frequency modulation, peak primary current modulation, valley switching and valley hopping in its control algorithm in order to maximize efficiency over the entire operating range.

#### 8.2 Typical Application

The UCC28740-Q1 is well suited for use in isolated off-line systems requiring high efficiency and fault protection features such as USB compliant adapters and chargers for consumer electronics such a smart phones, tablet computers, and cameras. A 10-W application for a USB charger is shown in Figure 18.

This procedure outlines the steps to design a constant-voltage, constant-current flyback converter using the UCC28740-Q1 controller. See Figure 18 for component names and network locations. The design procedure equations use terms that are defined below.



oopyngnt @ 2013, Texas instruments incorporate

Figure 18. Design Procedure Application Example



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

**Table 1. Design Parameters** 

| PARAMETER                            | NOTES AND CONDITIONS                                                             | MIN   | NOM     | MAX   | UNIT             |
|--------------------------------------|----------------------------------------------------------------------------------|-------|---------|-------|------------------|
| INPUT CHARACTERISTICS                |                                                                                  |       |         | ·     |                  |
| Input Voltage, V <sub>IN</sub>       |                                                                                  | 85    | 115/230 | 265   | $V_{RMS}$        |
| Maximum Input Current                | $V_{IN} = V_{INmin}, I_{OUT} = I_{OUTmax}$                                       |       | 0.265   |       | A <sub>RMS</sub> |
| Line Frequency                       |                                                                                  | 47    | 60/50   | 63    | Hz               |
| No Load Input Power<br>Consumption   | $V_{INmin} \le V_{IN} \le V_{INmax}$ , $I_{OUT} = 0$ A                           |       |         | 20    | mW               |
| OUTPUT CHARACTERISTICS               |                                                                                  |       |         |       |                  |
| Output Voltage, V <sub>OUT</sub>     | $V_{INmin} \le V_{IN} \le V_{INmax}$ , $0 A \le I_{OUT} \le I_{OUTmax}$          | 4.95  | 5       | 5.05  | V                |
| Output Load Current, CV Mode,        | $V_{INmin} \le V_{IN} \le V_{INmax}$                                             | 1.995 | 2.1     | 2.205 | Α                |
| Output Voltage Regulation            | Line Regulation: $V_{INmin} \le V_{IN} \le V_{INmax}$ , $I_{OUT} \le I_{OUTmax}$ |       | 0.1%    |       |                  |
| , , ,                                | Load Regulation: 0 A ≤ I <sub>OUT</sub> ≤ I <sub>OUTmax</sub>                    |       | 0.1%    |       |                  |
| Output Voltage Ripple                | $V_{INmin} \le V_{IN} \le V_{INmax}$ , $0 A \le I_{OUT} \le I_{OUTmax}$          |       |         | 150   | mVpp             |
| Output Overcurrent, I <sub>CCC</sub> | $V_{INmin} \le V_{IN} \le V_{INmax}$                                             |       |         | 2.5   | Α                |
| Minimum Output Voltage, CC<br>Mode   | $V_{INmin} \le V_{IN} \le V_{INmax}$ , $I_{OUT} = I_{OCC}$                       |       | 1.78    | 2     | V                |
| Brown-out Protection                 | I <sub>OUT</sub> = I <sub>OUTmax</sub>                                           |       | 68      |       | $V_{RMS}$        |
| Transient Response Undershoot        | I <sub>OUT</sub> = I <sub>OUTmax</sub> to 0-A load transient                     | 4.3   |         |       | V                |
| Transient Response Time              | I <sub>OUT</sub> = I <sub>OUTmax</sub> to 0-A load transient                     |       |         | 20    | ms               |
| SYSTEMS CHARACTERISTICS              |                                                                                  |       |         | ·     |                  |
| Switching Frequency, f <sub>SW</sub> |                                                                                  | 1.2   |         | 71    | kHz              |
| Average Efficiency                   | 25%, 50%, 75%, 100% load average at nominal input voltages                       |       | 81%     |       |                  |
| Operating Temperature                |                                                                                  |       | 25      |       | °C               |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC28740-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



#### 8.2.2.2 Standby Power Estimate and No-Load Switching Frequency

Assuming minimal no-load standby power is a critical design requirement, determine the estimated no-load power loss based on an accounting of all no-load operating and leakage currents at their respective voltages. Close attention to detail is necessary to account for all of the sources of leakage, however, in many cases, prototype measurement is the only means to obtain a realistic estimation of total primary and secondary leakage currents. At present, converter standby power is certified by compliance-agency authorities based on steady-state room-temperature operation at the highest nominal input voltage rating (typically 230 Vrms).

Equation 6 estimates the standby power loss from the sum of all leakage currents of the primary-side components of the converter. These leakage currents are measured in aggregate by disconnecting the HV input of the controller from the bulk-voltage rail to prevent operating currents from interfering with the leakage measurement

$$P_{PRI\_SB} = V_{BULK} \times \sum_{k=1}^{n_P} I_{PRI\_LK_K}$$
(6)

Equation 7 estimates the standby power loss from the sum of all leakage and operating currents of the secondary-side components on the output of the converter. Leakage currents result from reverse voltage applied across the output rectifier and capacitors, while the operating current includes currents required by the shunt-regulator, optocoupler, and associated components.

$$P_{SEC\_SB} = V_{OCV} \times \sum_{k=1}^{1S} I_{SEC_k}$$
(7)

Equation 8 estimates the standby power loss from the sum of all leakage and operating currents of the auxiliary-side components on the controller of the converter. Leakage currents of the auxiliary diode and capacitor are usually negligible. The operating current includes the wait-state current,  $I_{WAIT}$ , of the UCC28740-Q1 controller, plus the optocoupler-output current for the FB network in the steady-state no-load condition. The VDD voltage in the no-load condition  $V_{VDDNL}$  are the lowest practicable value to minimize loss.

$$P_{AUX\_SB} = V_{VDDNL} \times \sum_{k=1}^{n_a} I_{AUX_K}$$
(8)

Note that  $P_{PRI\_SB}$  is the only loss that is not dependent on transformer conversion efficiency.  $P_{SEC\_SB}$  and  $P_{AUX\_SB}$  are processed through the transformer and incur additional losses as a consequence. Typically, the transformer no-load conversion efficiency  $\eta_{SWNL}$  lies in the range of 0.50 to 0.70. Total standby input power (no-load condition) is estimated by Equation 9.

$$P_{SB} = P_{PRI\_SB} + \frac{1}{\eta_{SWNL}} \left( P_{SEC\_SB} + P_{AUX\_SB} \right)$$
(9)

Although the UCC28740-Q1 is capable of operating at the minimum switching frequency of 170 Hz, a typical converter is likely to require a higher frequency to sustain operation at no-load. An accurate estimate of the no-load switching frequency f<sub>SWNL</sub> entails a thorough accounting of all switching-related energy losses within the converter including parasitic elements of the power-train components. In general, f<sub>SWNL</sub> is likely to lie within the range of 400 Hz to 800 Hz. A more detailed treatment of standby power and no-load frequency is beyond the scope of this data sheet.

#### 8.2.2.3 Input Bulk Capacitance and Minimum Bulk Voltage

Determine the minimum voltage on the input bulk capacitance,  $C_{B1}$  and  $C_{B2}$  total, in order to determine the maximum Np-to-Ns turns-ratio of the transformer. The input power of the converter based on target full-load efficiency, the minimum input RMS voltage, and the minimum AC input frequency determine the input capacitance requirement.

Maximum input power is determined based on  $I_{OCC}$ ,  $V_{OCV}$ ,  $V_{CBC}$  (if used), and the full-load conversion-efficiency target.

$$P_{IN} = \frac{\left(V_{OCV} + V_{CBC}\right) \times I_{OCC}}{\eta}$$
(10)



Equation 11 provides an accurate solution for the total input capacitance based on a target minimum bulk-capacitor voltage. Alternatively, to target a given input capacitance value, iterate the minimum capacitor voltage to achieve the target capacitance value.

$$C_{\text{BULK}} = \frac{2P_{\text{IN}} \times \left(0.25 + \frac{1}{2\pi} \times \arcsin\left(\frac{V_{\text{BULK(min)}}}{\sqrt{2} \times V_{\text{IN(min)}}}\right)\right)}{\left(2V_{\text{IN(min)}}^2 - V_{\text{BULK(min)}}^2\right) \times f_{\text{LINE}}}$$
(11)

#### 8.2.2.4 Transformer Turns-Ratio, Inductance, Primary Peak Current

The target maximum switching frequency at full-load, the minimum input-capacitor bulk voltage, and the estimated DCM resonant time determine the maximum primary-to-secondary turns-ratio of the transformer.

Initially determine the maximum-available total duty-cycle of the on-time and secondary conduction time based on the target switching frequency,  $f_{MAX}$ , and DCM resonant time. For DCM resonant frequency, assume 500 kHz if an estimate from previous designs is not available. At the transition-mode operation limit of DCM, the interval required from the end of secondary current conduction to the first valley of the  $V_{DS}$  voltage is ½ of the DCM resonant period ( $t_R$ ), or 1  $\mu$ s assuming 500 kHz resonant frequency. The maximum allowable MOSFET on-time  $D_{MAX}$  is determined using Equation 12.

$$D_{MAX} = 1 - D_{MAGCC} - \left(\frac{t_R}{2} \times f_{MAX}\right)$$
(12)

When  $D_{MAX}$  is known, the maximum primary-to-secondary turns-ratio is determined with Equation 13.  $D_{MAGCC}$  is defined as the secondary-diode conduction duty-cycle during CC operation and is fixed internally by the UCC28740-Q1 at 0.425. The total voltage on the secondary winding must be determined, which is the sum of  $V_{OCY}$ ,  $V_F$ , and  $V_{OCBC}$ . For the 5-V USB-charger applications, a turns ratio range of 13 to 15 is typically used.

$$N_{PS(max)} = \frac{D_{MAX} \times V_{BULK(min)}}{D_{MAGCC} \times (V_{OCV} + V_F + V_{OCBC})}$$
(13)

A higher turns-ratio generally improves efficiency, but may limit operation at low input voltage. Transformer design iterations are generally necessary to evaluate system-level performance trade-offs. When the optimum turns-ratio  $N_{PS}$  is determined from a detailed transformer design, use this ratio for the following parameters.

The UCC28740-Q1 constant-current regulation is achieved by maintaining  $D_{MAGCC}$  at the maximum primary peak current setting. The product of  $D_{MAGCC}$  and  $V_{CST(max)}$  defines a CC-regulating voltage factor  $V_{CCR}$  which is used with  $N_{PS}$  to determine the current-sense resistor value necessary to achieve the regulated CC target,  $I_{OCC}$  (see Equation 14).

Because a small portion of the energy stored in the transformer does not transfer to the output, a transformer-efficiency term is included in the  $R_{CS}$  equation. This efficiency number includes the core and winding losses, the leakage-inductance ratio, and a bias-power to maximum-output-power ratio. An overall-transformer efficiency of 0.91 is a good estimate based on 3.5% leakage inductance, 5% core & winding loss, and 0.5% bias power, for example. Adjust these estimates as appropriate based on each specific application.

$$R_{CS} = \frac{V_{CCR} \times N_{PS}}{2I_{OCC}} \times \sqrt{\eta_{XFMR}}$$
(14)

The primary transformer inductance is calculated using the standard energy storage equation for flyback transformers. Primary current, maximum switching frequency, output voltage and current targets, and transformer power losses are included in Equation 16.

First, determine the transformer primary peak current using Equation 15. Peak primary current is the maximum current-sense threshold divided by the current-sense resistance.

$$I_{PP(max)} = \frac{V_{CST(max)}}{R_{CS}}$$
(15)

$$L_{P} = \frac{2(V_{OCV} + V_{F} + V_{OCBC}) \times I_{OCC}}{\eta_{XFMR} \times I_{PP(max)}^{2} \times f_{MAX}}$$
(16)



N<sub>AS</sub> is determined by the lowest target operating output voltage while in constant-current regulation and by the VDD UVLO turnoff threshold of the UCC28740-Q1. Additional energy is supplied to VDD from the transformer leakage-inductance which allows a lower turns ratio to be used in many designs.

$$N_{AS} = \frac{V_{VDD(off)} + V_{FA}}{V_{OCC} + V_{F}}$$
(17)

#### 8.2.2.5 Transformer Parameter Verification

Because the selected transformer turns-ratio affects the MOSFET  $V_{DS}$  and the secondary and auxiliary rectifier reverse voltages, a review of these voltages is important. In addition, internal timing constraints of the UCC28740-Q1 require a minimum on time of the MOSFET  $(t_{ON})$  and a minimum demagnetization time  $(t_{DM})$  of the transformer in the high-line minimum-load condition. The selection of  $f_{MAX}$ ,  $L_P$ , and  $R_{CS}$  affects the minimum  $t_{ON}$  and  $t_{DM}$ .

Equation 18 and Equation 19 determine the reverse voltage stresses on the secondary and auxiliary rectifiers. Stray inductance can impress additional voltage spikes upon these stresses and snubbers may be necessary.

$$V_{REVS} = \frac{V_{IN(max)} \times \sqrt{2}}{N_{PS}} \times V_{OV}$$
(18)

$$V_{REVA} = \frac{V_{IN(max)} \times \sqrt{2}}{N_{PA}} \times V_{VDD}$$
(19)

For the MOSFET V<sub>DS</sub> peak voltage stress, an estimated leakage inductance voltage spike (V<sub>LK</sub>) is included.

$$V_{DSPK} = \left(V_{IN(max)} \times \sqrt{2}\right) + \left(V_{OCV} + V_{F} + V_{OCBC}\right) \times N_{PS} + V_{LK}$$
(20)

Equation 21 determines if  $t_{ON(min)}$  exceeds the minimum  $t_{ON}$  target of 280 ns (maximum  $t_{CSLEB}$ ). Equation 22 verifies that  $t_{DM(min)}$  exceeds the minimum  $t_{DM}$  target of 1.2  $\mu$ s.

$$t_{ON(min)} = \frac{L_{P}}{V_{IN(max)} \times \sqrt{2}} \times \frac{I_{PP(max)}}{K_{AM}}$$
(21)

$$t_{DM(min)} = \frac{t_{ON(min)} \times V_{IN(max)} \times \sqrt{2}}{N_{PS} \times (V_{OCV} + V_F)}$$
(22)

#### 8.2.2.6 VS Resistor Divider, Line Compensation

The VS divider resistors determine the output overvoltage detection point of the flyback converter. The high-side divider resistor ( $R_{S1}$ ) determines the input-line voltage at which the controller enables continuous DRV operation.  $R_{S1}$  is determined based on transformer primary-to-auxiliary turns-ratio and desired input voltage operating threshold.

$$R_{S1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSL(run)}}$$
(23)

The low-side VS pin resistor is then selected based on the desired overvoltage limit, V<sub>OV</sub>.

$$R_{S2} = \frac{R_{S1} \times V_{OVP}}{N_{AS} \times (V_{OV} - V_F) - V_{OVP}}$$
(24)

The UCC28740-Q1 maintains tight constant-current regulation over varying input line by using the line-compensation feature. The line-compensation resistor ( $R_{LC}$ ) value is determined by current flowing in  $R_{S1}$  and the total internal gate-drive and external MOSFET turnoff delay. Assume an internal delay of 50 ns in the UCC28740-Q1.

$$R_{LC} = \frac{K_{LC} \times R_{S1} \times R_{CS} \times t_D \times N_{PA}}{L_P}$$
(25)



#### 8.2.2.7 Output Capacitance

The output capacitance value is often determined by the transient-response requirement from the no-load condition. For example, in typical low-power USB-charger applications, there is a requirement to maintain a minimum transient  $V_O$  of 4.1 V with a load-step  $I_{TRAN}$  from 0 mA to 500 mA. Yet new higher-performance applications require smaller transient voltage droop  $V_{O\Delta}$  with  $I_{TRAN}$  of much greater amplitude (such as from no-load to full-load), which drives the need for high-speed opto-coupled voltage feedback.

$$C_{OUT} \ge \frac{I_{TRAN} \times t_{RESP}}{V_{OA}}$$

where

•  $t_{RESP}$  is the time delay from the moment  $I_{TRAN}$  is applied to the moment when  $I_{FB}$  falls below 1  $\mu$ A (26)

Additional considerations for the selection of appropriate output capacitors include ripple-current, ESR, and ESL ratings necessary to meet reliability and ripple-voltage requirements. Detailed design criteria for these considerations are beyond the scope of this datasheet.

#### 8.2.2.8 VDD Capacitance, C<sub>VDD</sub>

The capacitance on VDD must supply the primary-side operating current used during startup and between low-frequency switching pulses. The largest result of three independent calculations denoted in Equation 27, Equation 28, and Equation 29 determines the value of  $C_{VDD}$ .

At startup, when  $V_{VDD(on)}$  is reached,  $C_{VDD}$  alone supplies the device operating current and MOSFET gate current until the output of the converter reaches the target minimum-operating voltage in CC regulation,  $V_{OCC}$ . Now the auxiliary winding sustains VDD for the UCC28740-Q1 above UVLO. The total output current available to the load and to charge the output capacitors is the CC-regulation target,  $I_{OCC}$ . Equation 27 assumes that *all* of the output current of the converter is available to charge the output capacitance until  $V_{OCC}$  is achieved. For typical applications, Equation 27 includes an estimated  $q_G f_{SW(max)}$  of average gate-drive current and a 1-V margin added to  $V_{VDD}$ .

$$C_{VDD} \ge \frac{\left(I_{RUN} + q_G f_{SW(max)}\right) \times \frac{C_{OUT} \times V_{OCC}}{I_{OCC}}}{V_{DD(on)} - \left(V_{VDD(off)} + 1 V\right)}$$
(27)

During a worst-case un-load transient event from full-load to no-load,  $C_{OUT}$  overcharges above the normal regulation level for a duration of  $t_{OV}$ , until the output shunt-regulator loading is able to drain  $V_{OUT}$  back to regulation. During  $t_{OV}$ , the voltage feedback loop and optocoupler are saturated, driving maximum  $I_{FB}$  and temporarily switching at  $f_{SW(min)}$ . The auxiliary bias current expended during this situation exceeds that normally required during the steady-state no-load condition. Equation 28 calculates the value of  $C_{VDD}$  (with a safety factor of 2) required to ride through the  $t_{OV}$  duration until steady-state no-load operation is achieved.

$$C_{VDD} \ge \frac{2 \times I_{AUXNL(max)} \times t_{OV}}{V_{VDDFL} - \left(V_{VDD(off)} + 1 V\right)}$$
(28)

Finally, in the steady-state no-load operating condition, total no-load auxiliary-bias current,  $I_{AUXNL}$  is provided by the converter switching at a no-load frequency,  $f_{SWNL}$ , which is generally higher than  $f_{SW(min)}$ .  $C_{VDD}$  is calculated to maintain a target VDD ripple voltage lower than  $\Delta V_{VDD}$ , using Equation 29.

$$C_{VDD} \ge \frac{I_{AUXNL} \times \frac{I}{f_{SWNL}}}{\Delta V_{VDD}}$$
(29)



#### 8.2.2.9 Feedback Network Biasing

Achieving very low standby power while maintaining high-performance load-step transient response requires careful design of the feedback network. Optically coupled secondary-side regulation is used to provide the rapid response needed when a heavy load step occurs during the no-load condition. One of the most commonly used devices to drive the optocoupler is the TL431 shunt-regulator, due to its simplicity, regulation performance, and low cost. This device requires a minimum bias current of 1 mA to maintain regulation accuracy. Together with the UCC28740-Q1 primary-side controller, careful biasing will ensure less than 30 mW of standby power loss at room temperature. Where a more stringent standby loss limit of less than 10 mW is required, the TLV431 device is recommended due to its minimum 80-µA bias capability.

Facilitating these low standby-power targets is the approximate 23- $\mu$ A range of the FB input for full to no-load voltage regulation. The control-law profile graph (see Figure 15) shows that for FB-input current greater than 22  $\mu$ A, no further reduction in switching frequency is possible. Therefore, minimum power is converted at  $f_{SW(min)}$ . However, the typical minimum steady-state operating frequency tends to be in the range of several-hundred Hertz, and consequently the maximum steady-state FB current at no-load will be less than  $I_{FBMAX}$ . Even so, prudent design practice dictates that  $I_{FBMAX}$  should be used for conservative steady-state biasing calculations. At this current level,  $V_{FBMAX}$  can be expected at the FB input.

Referring to the Design Procedure Application Example in Figure 18, the main purpose of  $R_{FB4}$  is to speed up the turnoff time of the optocoupler in the case of a heavy load-step transient condition. The value of  $R_{FB4}$  is determined empirically due to the variable nature of the specific optocoupler chosen for the design, but tends to fall within the range of 10 k $\Omega$  to 100 k $\Omega$ . A tradeoff must be made between a lower value for faster transient response and a higher value for lower standby power.  $R_{FB4}$  also serves to set a minimum bias current for the optocoupler and to drain dark current.

It is important to understand the distinction between *steady-state* no-load bias currents and voltages which affect standby power, and the varying extremes of these same currents and voltages which affect regulation during transient conditions. Design targets for minimum standby loss and maximum transient response often result in conflicting requirements for component values. Trade-offs, such as for R<sub>FB4</sub> as discussed previously, must be made.

During standby operation, the total auxiliary current (used in Equation 8) is the sum of  $I_{WAIT}$  into the IC and the no-load optocoupler-output current  $I_{CENL}$ . This optocoupler current is given by Equation 30.

$$I_{CENL} = I_{FBMAX} + \frac{V_{FBMAX}}{R_{FB4}}$$
(30)

For fast response, the optocoupler-output transistor is biased to minimize the variation of  $V_{CE}$  between full-load and no-load operation. Connecting the emitter directly to the FB input of the UCC28740-Q1 is possible, however, an unload-step response may unavoidably drive the optocoupler into saturation which will overload the FB input with full VDD applied. A series-resistor  $R_{FB3}$  is necessary to limit the current into FB and to avoid excess draining of  $C_{VDD}$  during this type of transient situation. The value of  $R_{FB3}$  is chosen to limit the excess  $I_{FB}$  and  $R_{FB4}$  current to an acceptable level when the optocoupler is saturated. Like  $R_{FB4}$ , the  $R_{FB3}$  value is also chosen empirically during prototype evaluation to optimize performance based on the conditions present during that situation. A starting value may be estimated using Equation 31.

$$R_{FB3} = \frac{V_{VDDNL} - 1 V}{I_{CENL}}$$
(31)

Note that  $R_{FB3}$  is estimated based on the expected no-load VDD voltage, but full-load VDD voltage will be higher resulting in initially higher  $I_{CE}$  current during the unload-step transient condition. Because  $R_{FB3}$  is interposed between  $V_E$  and the FB input, the optocoupler transistor  $V_{CE}$  varies considerably more as  $I_{CE}$  varies and transient response time is reduced. Capacitor  $C_{FB3}$  across  $R_{FB3}$  helps to improve the transient response again. The value of  $C_{FB3}$  is estimated initially by equating the  $R_{FB3}C_{FB3}$  time constant to 1 ms, and later is adjusted higher or lower for optimal performance during prototype evaluation.



www.ti.com.cn ZHCSK45 – AUGUST 2019

The optocoupler transistor-output current  $I_{CE}$  is proportional to the optocoupler diode input current by its current transfer ratio, CTR. Although many optocouplers are rated with nominal CTR between 50% and 600%, or are ranked into narrower ranges, the actual CTR obtained at the low currents used with the UCC28740-Q1 falls around 5% to 15%. At full-load regulation, when  $I_{FB}$  is near zero,  $V_{FB}$  is still approximately 0.4 V and this sets a minimum steady-state current for  $I_{CE}$  through  $R_{FB4}$ . After choosing an optocoupler, the designer must characterize its CTR over the range of low output currents expected in this application, because optocoupler data sheets rarely include such information. The actual CTR obtained is required to determine the diode input current range at the secondary-side shunt-regulator.

Referring again to Figure 18, the shunt-regulator (typically a TL431) current must be at least 1 mA even when almost no optocoupler diode current flows. Since even a near-zero diode current establishes a forward voltage,  $R_{OPT}$  is selected to provide the minimum 1-mA regulator bias current. The optocoupler input diode must be characterized by the designer to obtain the actual forward voltage versus forward current at the low currents expected. At the full-load condition of the converter,  $I_{FB}$  is around 0.5  $\mu$ A,  $I_{CE}$  may be around (0.4 V /  $R_{FB4}$ ), and CTR at this level is about 10%, so the diode current typically falls in the range of 25  $\mu$ A to 100  $\mu$ A. Typical optodiode forward voltage at this level is about 0.97 V which is applied across  $R_{OPT}$ . If  $R_{OPT}$  is set equal to 1  $k\Omega$ , this provides 970  $\mu$ A plus the diode current for  $I_{OPT}$ .

As output load decreases, the voltage across the shunt-regulator also decreases to increase the current through the optocoupler diode. This increases the diode forward voltage across  $R_{OPT}$ . CTR at no-load (when  $I_{CE}$  is higher) is generally a few percent higher than CTR at full-load (when  $I_{CE}$  is lower). At steady-state no-load condition, the shunt-regulator current is maximized and can be estimated by Equation 30 and Equation 32.  $I_{OPTNL}$ , plus the sum of the leakage currents of all the components on the output of the converter, constitute the total current required for use in Equation 7 to estimate secondary-side standby loss.

$$I_{OPTNL} = \frac{I_{CENL}}{CTR_{NL}} + \frac{V_{OPTNL}}{R_{OPT}}$$
(32)

The shunt-regulator voltage can decrease to a minimum, saturated level of about 2 V. To prevent excessive diode current, a series resistor,  $R_{TL}$ , is added to limit  $I_{OPT}$  to the maximum value necessary for regulation. Equation 33 provides an estimated initial value for  $R_{TL}$ , which may be adjusted for optimal limiting later during the prototype evaluation process.

$$R_{TL} = \frac{V_{OUTNL} - V_{OPTNL} - 2 V}{I_{OPTNL}}$$
(33)

The output-voltage sense-network resistors  $R_{FB1}$  and  $R_{FB2}$  are calculated in the usual manner based on the shunt-regulator reference voltage and input bias current. Having characterized the optocoupler at low currents and determined the initial values of  $R_{FB1}$ ,  $R_{FB2}$ ,  $R_{FB3}$ ,  $R_{FB4}$ ,  $C_{FB3}$ ,  $R_{OPT}$  and  $R_{TL}$  using the above procedure, the DC-bias states of the feedback network can be established for steady-state full-load and no-load conditions. Adjustments of these initial values may be necessary to accommodate variations of the UCC28740-Q1, optocoupler, and shunt-regulator parameters for optimal overall performance.

The shunt-regulator compensation network,  $Z_{FB}$ , is determined using well-established design techniques for control-loop stability. Typically, a type-II compensation network is used. The compensation design procedure is beyond the scope of this datasheet.

#### 8.2.3 Application Curves

The transient response shown in Figure 19 was taken with a 115 VAC, 60 Hz input voltage and a load transition from 0 A to full load. Channel 1 is the load current on a scale of 1 A per division, channel 4 is the otutput voltage on a scale of 1 V per division. The cursor shows the minimum acceptable voltage limit, 4.30 V, under transient conditions. Also note that the output waveform was taken with the probe on TP5 with the ground referenced to TP4 but not using the tip and barrel technique accounting for the high frequency noise seen on the waveform.

The typical switching waveform can be seen in Figure 20. Channel 1 shows the VS pin at 2 V per division and channel 2 shows the MOSFET drain to source voltage at 100 V per division. The scan was taken at 1.8-A load, 115-VAC, 60-Hz input voltage. At this operating point, the switching frequency is dithering between 58.8 kHz and 52.6 kHz due to valley skipping.



The UCC28740-Q1 controller employs a unique control mechanism to help with EMI compliance. As shown in Figure 21, the DRV pin, shown as channel 3, drives the gate of the MOSFET with a sequence of pulses in which there will be two longer pulses, two medium pulses, and two shorter pulses at any operating point starting with the amplitude modulation mode. The EMI dithering is not enabled at light load. Figure x shows the result of these varying pulse widths on the CS signal, shown on channel 4. The longer pulses result in a peak current threshold of 808 mV, the medium length pulses are shown measured at 780 mV, and the shorter pulses measure a threshold voltage of 752 mV. This dithering adds to the frequency jitter caused by valley skipping and results in a spread spectrum for better EMI compliance.





www.ti.com.cn





## 9 Power Supply Recommendations

The UCC28740-Q1 is designed to be used with a Universal AC input, from 85 VAC to 265 VAC, at 47 Hz to 63 Hz. Other input line conditions can be used provided the HV pin can be set up to provide 500  $\mu$ A to charge the VDD capacitor for start-up through the internal startup switch. Once the VDD reaches the 21-V UVLO turnon threshold, the VDD rail should be kept within the limits of the Bias Supply Input section of the *Electrical Characteristics* table. To avoid the possibility that the device might stop switching, VDD must not be allowed to fall below the UVLO  $V_{VDD(off)}$  range.

## 10 Layout

## 10.1 Layout Guidelines

In general, try to keep all high current loops as short as possible. Keep all high current/high frequency traces away from other traces in the design. If necessary, high frequency/high current traces should be perpendicular to signal traces, not parallel to them. Shielding signal traces with ground traces can help reduce noise pick up. Always consider appropriate clearances between the high-voltage connections and any low-voltage nets.

#### 10.1.1 VDD Pin

The VDD pin must be decoupled to GND with good quality, low ESR, low ESL ceramic bypass capacitors with short traces to the VDD and GND pins. The value of the required capacitance on VDD is determined as shown in the *Application and Implementation* section.

#### 10.1.2 VS Pin

The trace between the resistor divider and the VS pin should be as short as possible to reduce/eliminate possible EMI coupling. The lower resistor of the resistor divider network connected to the VS pin should be returned to GND with short traces. Avoid adding any external capacitance to the VS pin so that there is no delay of signal; added capacitance would interfere with the accurate sensing of the timing information used to achieve valley switching and also control the duty cycle of the transformer secondary current.

#### 10.1.3 FB Pin

The PCB tracks from the opto-coupler to the FB pin should have minimal loop area. If possible, it is recommended to provide screening for the FB trace with ground planes. A resistor to GND from the FB pin is recommended to speed up the turnoff time of the opto-coupler during a heavy load step transient. This resistor should be placed as close as possible to FB and GND with short traces, the value of this resistor, RFB4, is detailed in the *Application and Implementation* section.

#### 10.1.4 GND Pin

The GND pin is the power and signal ground connection for the controller. As with all PWM controllers, the effectiveness of the filter capacitors on the signal pins depends upon the integrity of the ground return. Place all decoupling and filter capacitors as close as possible to the device pins with short traces. The IC ground and power ground should meet at the bulk capacitor's return. Try to ensure that high frequency/high current from the power stage does not go through the signal ground.

#### 10.1.5 CS Pin

A small filter capacitor may be placed on CS to GND, with short traces, to filter any ringing that may be present at light load conditions when driving MOSFETs with large gate capacitance. This capacitor may not be required in all designs; however, it is wise to put a place holder for it in your designs. The current sense resistor should be returned to the ground terminal of the input bulk capacitor to minimize the loop area containing the input capacitor, the transformer, the MOSFET, and the current sense resistor.

#### 10.1.6 DRV Pin

The track connected to DRV carries high dv/dt signals. Minimize noise pickup by routing the trace to this pin as far away as possible from tracks connected to the device signal inputs, FB and VS. There is no requirement for a Gate to Source resistor with this device.



## **Layout Guidelines (continued)**

## 10.1.7 HV Pin

Sufficient PCB trace spacing must be given between the high-voltage connections and any low-voltage nets. The HV pin may be connected directly, or through series resistance, to the rectified high voltage input rail.

## 10.2 Layout Example



Figure 28. Layout Example Schematic



## 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

如需了解有关设计工具, 请查看 UCC28740 设计计算器

#### 11.1.1.1 使用 WEBENCH® 工具创建定制设计方案

请单击此处,借助 WEBENCH® Power Designer 并使用 UCC28740 器件创建定制设计方案。

- 1. 首先输入输入电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 11.1.2 器件命名规则

#### 11.1.2.1 电容术语(以法拉为单位)

**C**out 所需的最小输出电容。

#### 11.1.2.2 占空比术语

D<sub>MAGCC</sub> CC 模式中二次侧二极管导通占空比限制, 0.425。

**D**MAX MOSFET 导通时间占空比。

#### 11.1.2.3 频率术语(以赫兹为单位)

f<sub>LINE</sub> 最低输入线路频率。

f<sub>MAX</sub> 转换器的最高目标满载开关频率。

f<sub>MIN</sub> 转换器的最低稳态开关频率。

F<sub>SW(min)</sub> 最低开关频率(请参见*Electrical Characteristics*)。

#### 11.1.2.4 电流术语(以安培为单位)

locc 转换器目标恒流输出值。

I<sub>PP(max)</sub> 变压器一次侧最大峰值电流。

**I**<sub>START</sub> 偏置电源启动电流(请参见*Electrical Characteristics*)。

**I**<sub>TRAN</sub> 所需的正负载阶跃电流。

l<sub>VSL(run)</sub> VS 引脚运行电流(请参见*Electrical Characteristics*)。

#### 11.1.2.5 电流和电压调节术语

K<sub>AM</sub> 一次侧峰峰值电流比(请参见*Electrical Characteristics*)。



ZHCSK45 - AUGUST 2019 www.ti.com.cn

## 器件支持 (接下页)

针对线路补偿的电流调节常量(请参见*Electrical Characteristics*)。  $\mathbf{K}_{\mathsf{LC}}$ 

## 11.1.2.6 变压器术语

 $L_{P}$ 变压器一次侧电感。

 $N_{AS}$ 变压器辅助绕组与二次侧绕组匝数比。 变压器一次侧绕组与辅助绕组匝数比。  $N_{PA}$ 变压器一次侧与二次侧绕组匝数比。  $N_{PS}$ 

#### 11.1.2.7 功率术语(以瓦特为单位)

转换器最大输入功率。  $P_{IN}$ 转换器的满载输出功率。 Pout

总待机功率。  $P_{SB}$ 

#### **11.1.2.8** 电阻术语(以 Ω 为单位)

一次侧峰值电流编程电阻。 Rcs

输出电容的总 ESR。 R<sub>ESR</sub>

转换器输出端的预载电阻。  $R_{PL}$ 高侧 VS 引脚感应电阻。  $R_{S1}$ 低侧 VS 引脚感应电阻。  $R_{S2}$ 

#### 11.1.2.9 时序术语(以秒为单位)

总电流感测延迟(包括 MOSFET 关断延迟);在 MOSFET 延迟基础上增加 50ns  $t_D$ 

二次侧整流器最短导通时间。 t<sub>DM(min)</sub> MOSFET 最短导通时间。 t<sub>ON(min)</sub> DCM 死区内的谐振频率。  $t_R$ 

稳压控制环路对所需最大负载阶跃的最长响应时间。 t<sub>RESP</sub>

## 11.1.2.10 电压术语(以伏特为单位)

用于待机功耗测量的最大大容量电容电压。  $\mathbf{V}_{\text{BLK}}$ 满功率条件下  $C_{B1}$  和  $C_{B2}$  的最小谷值电压。 V<sub>BULK(min)</sub>

恒定电流调节系数(请参见Electrical Characteristics)。  $V_{CCR}$ 

CS 引脚最大电流感测阈值(请参见Electrical Characteristics)。 V<sub>CST(max)</sub> CS 引脚最小电流感测阈值(请参见Electrical Characteristics)。 V<sub>CST(min)</sub>

UVLO 关断电压(请参见Electrical Characteristics)。 V<sub>VDD(off)</sub> UVLO 导通电压(请参见Electrical Characteristics)。  $V_{VDD(on)}$ 

高压线条件下的 MOSFET 漏源峰值电压。  $V_{DSPK}$  $V_{\mathsf{F}}$ 电流接近零时的二次侧整流器正向压降。

 $V_{F\Delta}$ 辅助整流器正向压降。 估算的漏感能量复位电压。  $V_{LK}$ 

 $V_{OA}$ CV 模式下负载阶跃瞬态期间允许的输出压降。

添加到 Vocv 的目标电缆补偿电压(由应用于分流稳压器的外部调节电路提供)。不使用时设为 0V。 Vocec



## 器件支持(接下页)

Vocc 恒定电流调节状态下的转换器最低输出电压目标值。

Vocv 经稳压的转换器输出电压。 Vov 允许的最大峰值输出电压。

Vove VS 输入端的过压检测电压(请参见 Electrical Characteristics)。

 V<sub>REVA</sub>
 辅助整流器的峰值反向电压。

 V<sub>REVS</sub>
 二次侧整流器的峰值反向电压。

 V<sub>RIPPLE</sub>
 满载条件下的输出峰峰值纹波电压。

## 11.1.2.11 交流电压术语(以 V<sub>RMS</sub> 为单位)

V<sub>IN(max)</sub>转换器的最大输入电压。V<sub>IN(min)</sub>转换器的最小输入电压。

 $V_{IN(run)}$  转换器启动(运行)输入电压。

#### 11.1.2.12 效率术语

η 满功率输出条件下的转换器总体效率。

η<sub>SB</sub> 无载条件下估算的转换器效率,其中不包括启动电阻或偏置损耗。对于一个 5V USB 充电器应

用,60%到65%是一个很好的初步估算值。

¶XFMR 变压器一次侧与二次侧之间的功率传输效率。

#### 11.2 文档支持

#### 11.2.1 相关文档

请参阅如下相关文档::

- 《12W 超宽输入范围电源》
- 《适用于服务器 PSU 且效率大于 90% 的 36W 通用输入双输出辅助参考设计》
- 《具有精密电压、电流和功率限制的 60W 24V 高效工业电源》
- 《在缓冲电路中选择使用标准恢复二极管或超快恢复二极管》
- 《低功率交流/直流转换器面临的控制挑战》
- 《具有 90V 至 265V 交流输入的集成式 30W 无传感器 BLDC 电机驱动改装参考设计》
- 《采用 UCC28740EVM-525 的 10W 恒压、恒流充电器适配器模块》
- 《具有精密电流和功率限制的 100W、24V 高效、高 PF 工业电源》

## 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.4 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 商标



## 11.5 商标 (接下页)

www.ti.com.cn

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.6 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| UCC28740QDRQ1    | ACTIVE | SOIC         | D                  | 7    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 28740Q                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司