











AM26LV32E

SLLS849C - APRIL 2008 - REVISED JULY 2018

# AM26LV32E Low-Voltage High-Speed Quadruple Differential Line Receiver With ±15-KV IEC ESD Protection

### **Features**

- Meets or Exceeds Standard TIA/EIA-422-B and ITU Recommendation V.11
- Operates From a Single 3.3-V Power Supply
- Switching Rates up to 32 MHz
- ESD Protection for RS422 Bus Pins (See ESD Ratings)
- Low Power Dissipation: 27 mW Typ
- Open Circuit, Short Circuit, and Terminated Fail-Safe
- ±7-V Common-Mode Input Voltage Range With ±200-mV Sensitivity
- Accepts 5-V Logic Inputs With 3.3-V Supply (Enable Inputs)
- Input Hysteresis: 35 mV Typ
- Pin-to-Pin Compatible With AM26C32, AM26LS32
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

## **Applications**

- High-Reliability Automotive Applications
- Configuration Control/Print Support
- ATM and Cash Counters
- Smart Grid
- AC and Servo Motor Drives

## 3 Description

The AM26LV32E device consists of quadruple differential line receivers with 3-state outputs. This device is designed to meet TIA/EIA-422-B and ITU recommendation V.11 drivers with reduced supply voltage. The device is optimized for balanced bus transmission at switching rates up to 32 MHz. The 3state outputs permit connection directly to a busorganized system. The AM26LV32E has an internal fail-safe circuitry that prevents the device from putting an unknown voltage signal at the receiver outputs. In the open fail-safe, shorted fail-safe, and terminated fail-safe, a high state is produced at the respective output. This device is supported for partial-powerdown applications using Ioff. Ioff circuitry disables the outputs, preventing damaging current back-flow through the device when it is powered down.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |
|-------------|------------|--------------------|--|--|--|--|
| AM26LV32E   | SO (16)    | 10.20 mm x 5.30 mm |  |  |  |  |
| AM26LV32E   | SOIC (16)  | 9.90 mm x 3.90 mm  |  |  |  |  |
| AM26LV32E   | VQFN (16)  | 4.00 mm x 3.50 mm  |  |  |  |  |
| AM26LV32E   | TSSOP (16) | 5.00 mm x 4.40 mm  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram (Positive Logic)





## **Table of Contents**

| 1 Features                                                      |           |
|-----------------------------------------------------------------|-----------|
| 2 Applications 1 8.3 Feature Description                        | 8         |
| 3 Description                                                   | 9         |
| 4 Revision History                                              | on 10     |
| 5 Pin Configuration and Functions                               | 10        |
| 6 Specifications                                                | 10        |
| 6.1 Absolute Maximum Ratings                                    | ons 11    |
| 6.2 ESD Ratings4 11 Layout                                      | 11        |
| 6.3 Recommended Operating Conditions                            | 11        |
| 6.4 Thermal Information                                         | 12        |
| 6.5 Electrical Characteristics 5 12 Device and Documentation Su | upport 13 |
| 6.6 Switching Characteristics                                   | 13        |
| 6.7 Typical Characteristics                                     | 13        |
| 7 Parameter Measurement Information                             | on 13     |
| 8 Detailed Description                                          | 13        |
| 8.1 Overview 8.1 Overview 8.1 Nechanical, Packaging, and C      |           |
| Information                                                     | 13        |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | changes from Revision B (July 2015) to Revision C             | Page |
|----|---------------------------------------------------------------|------|
| •  | Changed the pinout image appearance                           | 3    |
| •  | Changed the A and B Input signals on the waveform of Figure 2 |      |
|    |                                                               |      |
| CI | Changes from Revision A (May 2008) to Revision B              | Page |



## 5 Pin Configuration and Functions





#### **Pin Functions**

| PIN             |     | 1/0 | DESCRIPTION                                   |  |  |  |
|-----------------|-----|-----|-----------------------------------------------|--|--|--|
| NAME            | NO, | I/O | DESCRIPTION                                   |  |  |  |
| 1A              | 2   | ı   | RS422/RS485 differential input (noninverting) |  |  |  |
| 1B              | 1   | ı   | RS422/RS485 differential input (inverting)    |  |  |  |
| 1Y              | 3   | 0   | Logic level output                            |  |  |  |
| 2A              | 6   | ı   | RS422/RS485 differential input (noninverting) |  |  |  |
| 2B              | 7   | I   | RS422/RS485 differential input (inverting)    |  |  |  |
| 2Y              | 5   | 0   | Logic level output                            |  |  |  |
| 3A              | 10  | ı   | RS422/RS485 differential input (noninverting) |  |  |  |
| 3B              | 9   | ı   | RS422/RS485 differential input (inverting)    |  |  |  |
| 3Y              | 11  | 0   | Logic level output                            |  |  |  |
| 4A              | 14  | I   | RS422/RS485 differential input (noninverting) |  |  |  |
| 4B              | 15  | I   | RS422/RS485 differential input (inverting)    |  |  |  |
| 4Y              | 13  | 0   | Logic level output                            |  |  |  |
| G               | 4   | ı   | Active-high select                            |  |  |  |
| G               | 12  | I   | Active-low select                             |  |  |  |
| GND             | 8   | _   | Ground                                        |  |  |  |
| V <sub>CC</sub> | 16  | _   | Power Supply                                  |  |  |  |

Copyright © 2008–2018, Texas Instruments Incorporated



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                  |                                                           |                    | MIN  | MAX | UNIT     |
|------------------|-----------------------------------------------------------|--------------------|------|-----|----------|
| V <sub>CC</sub>  | Supply voltage (3)                                        |                    | -0.5 | 6   | V        |
| \/               | lanut voltage                                             | A or B inputs      | -14  | 14  | <b>\</b> |
| VI               | Input voltage                                             | G or G inputs      | -0.5 | 6   | V        |
| $V_{\text{ID}}$  | V <sub>ID</sub> Differential input voltage <sup>(4)</sup> |                    |      |     | V        |
| Vo               | Output voltage                                            |                    | -0.5 | 6   | V        |
| Io               | Output current                                            |                    |      | ±20 | mA       |
| I <sub>IK</sub>  | Input clamp current                                       | V <sub>1</sub> < 0 |      | -20 | mA       |
| I <sub>OK</sub>  | Output clamp current                                      | V <sub>O</sub> < 0 |      | -20 | mA       |
| TJ               | Operating virtual junction temperature                    |                    |      | 150 | °C       |
| T <sub>stg</sub> | Storage temperature                                       |                    | -65  | 150 | °C       |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         |                                                        | VALUE  | UNIT |
|-------------|-------------------------|--------------------------------------------------------|--------|------|
|             |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±15000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | IEC61000-4-2, Contact Gap Discharge                    | ±8000  | V    |
|             |                         | IEC61000-4-2, Air Gap Discharge                        | ±15000 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±15000 V may actually have higher performance.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM | MAX | UNIT     |
|-----------------|--------------------------------|-----|-----|-----|----------|
| $V_{CC}$        | Supply voltage                 | 3   | 3.3 | 3.6 | <b>V</b> |
| $V_{IH}$        | High-level input voltage       | 2   |     | 5.5 | <b>V</b> |
| $V_{IL}$        | Low-level input voltage        | 0   |     | 0.8 | <b>V</b> |
| $V_{IC}$        | Common-mode input voltage      | -7  |     | 7   | <b>V</b> |
| $V_{\text{ID}}$ | Differential input voltage     | -7  |     | 7   | V        |
| I <sub>OH</sub> | High-level output current      |     |     | -5  | mA       |
| I <sub>OL</sub> | Low-level output current       |     |     | 5   | mA       |
| $T_A$           | Operating free-air temperature | -40 |     | 85  | ů        |

### 6.4 Thermal Information

|                      |                                           | AM26LV32E |            |          |            |      |  |
|----------------------|-------------------------------------------|-----------|------------|----------|------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>             | D (SOIC)  | PW (TSSOP) | NS (SOP) | RGY (VQFN) | UNIT |  |
|                      |                                           | 16 PINS   | 16 PINS    | 16 PINS  | 16 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance    | 73.1      | 109        | 69       | 92         | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 38.4      | 34         | 34       | 40         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: AM26LV32E

<sup>2)</sup> This device is designed to meet TIA/EIA-422-B and ITU.

<sup>(3)</sup> All voltage values except differential input voltage are with respect to the network GND.

<sup>(4)</sup> Differential input voltage is measured at the non-inverting input with respect to the corresponding inverting input.



### 6.5 Electrical Characteristics

over recommended ranges of common-mode input, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                  | TEST                                                        | CONDITIONS             | MIN  | TYP | MAX  | UNIT |
|------------------|------------------------------------------------------------|-------------------------------------------------------------|------------------------|------|-----|------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage, differential input |                                                             |                        |      |     | 0.2  | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage, differential input |                                                             |                        | -0.2 |     |      | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> )    |                                                             |                        |      | 35  |      | mV   |
| V <sub>IK</sub>  | Input clamp voltage, G and $\overline{G}$                  | I <sub>I</sub> = -18 mA                                     |                        |      |     | -1.5 | V    |
|                  |                                                            | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -               | 5 mA                   | 2.4  | 3.2 |      |      |
| V <sub>OH</sub>  | High-level output voltage                                  | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -               | V <sub>CC</sub> – 0.1  |      |     | V    |      |
| .,               | Level and and and and and                                  | $V_{ID} = -200 \text{ mV}, I_{OL} =$                        |                        | 0.17 | 0.5 | V    |      |
| V <sub>OL</sub>  | Low-level output voltage                                   | $V_{ID} = -200 \text{ mV}, I_{OL} =$                        |                        |      | 0.1 | V    |      |
| l <sub>OZ</sub>  | High-impedance state output current                        | $V_O = V_{CC}$ or GND                                       |                        |      |     | ±50  | μΑ   |
| I <sub>off</sub> | Output current with power off                              | $V_{CC} = 0 \text{ V}, V_{O} = 0 \text{ or } $              | 5.5 V                  |      |     | ±100 | μΑ   |
|                  | Line insulations of                                        | Other leader of O.V.                                        | V <sub>I</sub> = 10 V  |      |     | 1.5  | 1    |
| I <sub>I</sub>   | Line input current                                         | Other input at 0 V                                          | V <sub>I</sub> = -10 V |      |     | -2.5 | mA   |
| I                | Enable input current, G and G                              | V <sub>I</sub> = V <sub>CC</sub> or GND                     |                        |      |     | ±1   | μА   |
| r <sub>i</sub>   | Input resistance                                           | V <sub>IC</sub> = -7 V to 7 V, Other input at 0 V           |                        | 4    | 17  |      | kΩ   |
| I <sub>CC</sub>  | Supply current (total package)                             | $\overline{G}$ = $V_{CC}$ or GND, No load, Line inputs open |                        |      | 8   | 17   | mA   |
| C <sub>pd</sub>  | Power dissipation capacitance                              | One channel                                                 |                        |      | 150 |      | pF   |

## 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                         | TEST CONDITIONS       | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|---------------------------------------------------|-----------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low- to high-level output | Soc Figure 2          | 8   | 16                 | 26  | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high- to low-level output | See Figure 2          | 8   | 16                 | 26  | ns   |
| t <sub>t</sub>      | Transition time                                   | See Figure 2          |     | 5                  |     | ns   |
| t <sub>PZH</sub>    | Output-enable time to high-level                  | See Figure 3          |     | 17                 | 40  | ns   |
| t <sub>PZL</sub>    | Output-enable time to low-level                   | See Figure 3          |     | 10                 | 40  | ns   |
| t <sub>PHZ</sub>    | Output-disable time from high-level               | See Figure 3          |     | 20                 | 40  | ns   |
| $t_{PLZ}$           | Output-disable time from low-level                | See Figure 3          |     | 16                 | 40  | ns   |
| t <sub>sk(p)</sub>  | Pulse skew                                        | See Figure 2 Figure 3 |     | 4                  | 6   | ns   |
| t <sub>sk(o)</sub>  | Pulse skew                                        | See Figure 2 Figure 3 |     | 4                  | 6   | ns   |
| t <sub>sk(pp)</sub> | Pulse skew (device to device)                     | See Figure 2 Figure 3 |     | 6                  | 9   | ns   |
| f <sub>(max)</sub>  | Maximum operating frequency                       | See Figure 2          |     | 32                 |     | MHz  |

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

## 6.7 Typical Characteristics



Figure 1. Output Voltage vs Input Current



### 7 Parameter Measurement Information



A. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Switching Test Circuit and Voltage Waveforms



- A.  $C_L$  includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle  $\leq$  50%,  $t_r = t_f$  = 6 ns.

Figure 3. Enable/Disable Time Test Circuit and Output Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The AM26LV32E is a low-voltage, quadruple-differential line receiver that meets the necessary requirements for NSI TIA/EIA-422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11. This device allows a low power or low voltage MCU to interface with heavy machinery, subsystems and other devices through long wires of up to 1000 m, giving any design a reliable and easy to use connection. As with any RS422 interface, the AM26LV32E works in a differential voltage range, which enables very good signal integrity.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

### 8.3.1 ±7-V Common-Mode Range With ±200-mV Sensitivity

For a common-mode voltage varying from -7 V to 7 V, the input voltage is acceptable in low ranges greater than 200 mV as a standard.

#### 8.3.2 Input Fail-Safe Circuitry

RS-485 specifies that the receiver output state should be logic high for differential input voltages of  $V_{AB} \ge +200$  mV and logic low for  $V_{AB} \le -200$  mV. For input voltages in between these limits, a receiver's output state is not defined and can randomly assume high or low. Removing the uncertainty of random output states, modern transceiver designs include internal biasing circuits that put the receiver output into a defined state (typically high) in the absence of a valid input signal. A loss of input signal can be caused by:

- an open circuit caused by a wire break or the unintentional disconnection of a transceiver from the bus
- a short circuit due to an insulation fault, connecting both conductors of a differential pair to one another
- an idle bus when none of the bus transceivers are active.

An open circuit caused by a wire break or the unintentional disconnection of a transceiver from the bus. The AM26LV32E has an internal circuit that ensures functionality during an open, terminated or short failure.

#### 8.3.3 Active-High and Active-Low

The device can be configure using the G and  $\overline{G}$  logic inputs to select receiver output. The high voltage or logic 1 on the G pin, allows the device to operate on an active-high and having a low voltage or logic 0 on the  $\overline{G}$  enables active low operation. These are simply a way to configure the logic to match that of the receiving or transmitting controller or microprocessor.

Submit Documentation Feedback

Copyright © 2008–2018, Texas Instruments Incorporated



#### 8.4 Device Functional Modes

#### 8.4.1 Enable and Disable

The receivers implemented in these RS422 devices can be configured using the G and  $\overline{G}$  pins to be enabled or disabled. This allows users to ignore or filter out transmissions as desired.

**Table 1. Function Table (Each Driver)** 

| DIFFERENTIAL                                            | ENAI | CUTPUT |        |
|---------------------------------------------------------|------|--------|--------|
| INPUT                                                   | G    | G      | OUTPUT |
| V >0.2 V                                                | Н    | X      | Н      |
| V <sub>ID</sub> ≥ 0.2 V                                 | X    | L      | Н      |
| 0.27/ .7/ .0.27/                                        | Н    | X      | ?      |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | X    | L      | ?      |
| V < 02V                                                 | Н    | X      | L      |
| V <sub>ID</sub> ≤ -0.2 V                                | X    | L      | L      |
| Open shorted or terminated                              | Н    | X      | Н      |
| Open, shorted, or terminated                            | X    | L      | Н      |
| X                                                       | L    | Н      | Z      |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

When designing a system that uses drivers, receivers, and transceivers that comply with RS-422 or RS-485, proper cable termination is essential for highly reliable applications with reduced reflections in the transmission line. Because RS-422 allows only one driver on the bus, if termination is used, it is placed only at the end of the cable near the last receiver. In general, RS-485 requires termination at both ends of the cable. Factors to consider when determining the type of termination usually are performance requirements of the application and the ever-present factor, cost. The different types of termination techniques discussed are unterminated lines, parallel termination, ac termination, and multipoint termination. Laboratory waveforms for each termination technique (except multipoint termination) illustrate the usefulness and robustness of RS-422 (and, indirectly, RS-485). Similar results can be obtained if 485-compliant devices and termination techniques are used. For laboratory experiments, 100 feet of  $100-\Omega$ , 24-AWG, twisted-pair cable (Bertek) was used. A single driver and receiver, TI AM26LV31E and AM26LV32E, respectively, were tested at room temperature with a 3.3-V supply voltage. Two plots per termination technique are shown. In each plot, the top waveform is the driver input and the bottom waveform is the receiver output. To show voltage waveforms related to transmission-line reflections, the first plot shows output waveforms from the driver at the start of the cable; the second plot shows input waveforms to the receiver at the far end of the cable.

### 9.2 Typical Application



Figure 4. Differential Terminated Configuration

#### 9.2.1 Design Requirements

Resistor and capacitor (if used) termination values are shown for each laboratory experiment, but vary from system to system. For example, the termination resistor,  $R_T$ , must be within 20% of the characteristic impedance,  $R_{OUT}$ , of the cable and can vary from about 80  $\Omega$  to 120  $\Omega$ .

### 9.2.2 Detailed Design Procedure

Figure 4 shows a configuration with  $R_T$  as termination. Although reflections are present at the receiver inputs at a data signaling rate of 200 kbps with no termination, the RS-422-compliant receiver reads only the input differential voltage and produces a clean signal at the output.



## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5. Differential 120- $\Omega$  Terminated Output Waveforms (CAT 5E Cable)

## 10 Power Supply Recommendations

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies.

## 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as
  opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

Copyright © 2008–2018, Texas Instruments Incorporated



## 11.2 Layout Example



Figure 6. Trace Layout on PCB and Recommendations



## 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2008–2018, Texas Instruments Incorporated





30-Jul-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       |    | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|----|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |    | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| AM26LV32EIDR     | ACTIVE | SOIC         | D       | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | AM26LV32EI     | Samples |
| AM26LV32EIDRG4   | ACTIVE | SOIC         | D       | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | AM26LV32EI     | Samples |
| AM26LV32EINSR    | ACTIVE | so           | NS      | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 26LV32EI       | Samples |
| AM26LV32EIPWR    | ACTIVE | TSSOP        | PW      | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | SB32           | Samples |
| AM26LV32EIPWRG4  | ACTIVE | TSSOP        | PW      | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | SB32           | Samples |
| AM26LV32EIRGYR   | ACTIVE | VQFN         | RGY     | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SB32           | Samples |
| AM26LV32EIRGYRG4 | ACTIVE | VQFN         | RGY     | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SB32           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

30-Jul-2018

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AM26LV32E:

■ Enhanced Product: AM26LV32E-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 30-Jul-2018

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device  | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AM26LV32EIDR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LV32EIPWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| AM26LV32EIRGYR | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

www.ti.com 30-Jul-2018



\*All dimensions are nominal

| A Martin Charles and Treatment |              |                 |      |      |             |            |             |  |  |  |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| AM26LV32EIDR                   | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |  |  |  |
| AM26LV32EIPWR                  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |  |  |
| AM26LV32EIRGYR                 | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |  |  |  |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated