

Sample &

Buv





SLRS063C - SEPTEMBER 2013-REVISED FEBRUARY 2016

# DRV8816 DMOS Dual 1/2-H-Bridge Motor Drivers

Technical

Documents

## 1 Features

- H-Bridge Motor Driver Individual
  - Drives a DC Motor or Other Loads
  - Low R<sub>DS(on)</sub> MOSFETs (0.4-Ω TYP)
- Low-Power Sleep Mode
- 100% PWM Supported
- 8- to 38-V Operating Supply Voltage Range
- Thermally Enhanced Surface Mount Package
- Configurable Overcurrent Limit
- Protection Features
  - VBB Undervoltage Lockout (UVLO)
  - Charge Pump Undervoltage (CPUV)
  - Overcurrent Protection (OCP)
  - Short-to-Supply Protection (STS)
  - Short-to-Ground Protection (STG)
  - Overtemperature Warning (OTW)
  - Overtemperature Shutdown (OTS)
  - Fault Condition Indication Pin (nFAULT)

## 2 Applications

- Printers
- Industrial Automation
- Robotics
- Motorized Levers

## 3 Description

Tools &

Software

The DRV8816 provides a versatile power driver solution with two independent ½-H bridge drivers. The device can drive one brushed DC motor or one winding of a stepper motor, as well as other devices like solenoids. A simple INx/ENx interface allows easy interfacing to controller circuits.

Support &

Community

The output stages use N-channel power MOSFETs configured as  $\frac{1}{2}$ -H-bridges. The DRV8816 is capable of peak output currents up to  $\pm 2.8$  A and operating voltages up to 38 V. An internal charge pump generates needed gate drive voltages.

A low-power sleep mode is provided which shuts down internal circuitry to achieve very-low quiescent current draw. This sleep mode can be set using a dedicated nSLEEP pin.

Internal protection functions are provided for UVLO, charge pump fault, OCP, short-to-supply protection, short-to-ground protection, overtemperature warning, and overtemperature shutdown. Fault conditions are indicated through a nFAULT pin

The DRV8816 is packaged in a 16-pin HTSSOP package with PowerPAD<sup>™</sup> (Eco-friendly: RoHS & no Sb/Br)

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |
|-------------|-------------|-------------------|--|--|
| DRV8816     | HTSSOP (16) | 4.40 mm × 5.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Simplified Schematic

## Table of Contents

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description8                 |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram 8         |
|   | 7.3  | Feature Description                |
|   | 7.4  | Device Functional Modes 11         |

| 8  | App   | lication and Implementation       | 13 |
|----|-------|-----------------------------------|----|
|    | 8.1   | Application Information           | 13 |
|    | 8.2   | Typical Application               | 13 |
| 9  | Pow   | er Supply Recommendations         | 16 |
|    | 9.1   | Bulk Capacitance                  | 16 |
|    | 9.2   | Power Supervisor                  | 16 |
| 10 | Laye  | out                               | 17 |
|    | 10.1  | Layout Guidelines                 | 17 |
|    | 10.2  | Layout Example                    | 18 |
|    | 10.3  | Thermal Protection                | 18 |
| 11 | Dev   | ice and Documentation Support     | 19 |
|    | 11.1  | Documentation Support             |    |
|    |       | Community Resource                |    |
|    | 11.3  | Trademarks                        | 19 |
|    | 11.4  | Electrostatic Discharge Caution   | 19 |
|    | 11.5  | Glossary                          | 19 |
| 12 | Mec   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 19 |
|    |       |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision B (October 2014) to Revision C | Page |
|---|-----------------------------------------------------|------|
| • | Updated description for nFAULT pin.                 | 3    |
| • | Removed the R <sub>VPROPI</sub> component           | 3    |
| • | Changed the Functional Block Diagram image          |      |
| • | Changed the Typical Application image               | 13   |
| • | Changed the Layout Example image                    | 18   |

## Changes from Original (September 2013) to Revision A

| • | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and     |
|---|--------------------------------------------------------------------------------------------------------|
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation |
|   | Support section, and Mechanical, Packaging, and Orderable Information section 4                        |
| • | Updated Figure 5 12                                                                                    |

www.ti.com

Page



### DRV8816 SLRS063C – SEPTEMBER 2013 – REVISED FEBRUARY 2016

## 5 Pin Configuration and Functions



### **Pin Functions**

| PIN     |                                         | TYPE | DESCRIPTION                                                                              |                                                                                                                                                        |  |  |  |  |  |
|---------|-----------------------------------------|------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME    | NO.                                     | ITPE |                                                                                          | DESCRIPTION                                                                                                                                            |  |  |  |  |  |
| POWER A | POWER AND GROUND                        |      |                                                                                          |                                                                                                                                                        |  |  |  |  |  |
| CP1     | 11                                      | PWR  | Charge nump switching node                                                               | Connect a 0.1 UE V7P consolitor roted for VPP between CP1 and CP2                                                                                      |  |  |  |  |  |
| CP2     | 12                                      |      | Charge pump switching node                                                               | Connect a 0.1-µF X7R capacitor rated for VBB between CP1 and CP2                                                                                       |  |  |  |  |  |
| GND     | 4, 13,<br>PPAD                          | PWR  | Device ground                                                                            | Connect to system ground                                                                                                                               |  |  |  |  |  |
| VBB     | 9                                       | PWR  | Power supply input                                                                       | Connect to main power supply. Bypass to GND with a $0.1\mbox{-}\mu F$ ceramic capacitor and a larger bulk capacitor rated for at least the VBB voltage |  |  |  |  |  |
| VCP     | 14                                      | PWR  | Charge pump output                                                                       | Connect a 0.1-µF 16-V ceramic capacitor between VCP and VBB                                                                                            |  |  |  |  |  |
| CONTROL | _                                       |      |                                                                                          |                                                                                                                                                        |  |  |  |  |  |
| EN1     | 6                                       |      | 1/2-H bridge enable                                                                      | Logic high enables 1/2-H bridge output; logic low puts the FETs in HI-Z;                                                                               |  |  |  |  |  |
| EN2     | 2                                       | 1    | ir                                                                                       | internal pull-down                                                                                                                                     |  |  |  |  |  |
| IN1     | 3                                       | - 1  | 1/2-H bridge control                                                                     | Logic high enables the high-side 1/2-H bridge FET; logic low enables                                                                                   |  |  |  |  |  |
| IN2     | 16                                      |      |                                                                                          | the low side FET; internal pull-down                                                                                                                   |  |  |  |  |  |
| nFAULT  | 1                                       | 0    | Fault indication pin                                                                     | Pulled logic low with fault condition; open-drain output requires an external pull-up. This output is indeterminate in sleep mode                      |  |  |  |  |  |
| nSLEEP  | 5                                       | I    | Device sleep mode                                                                        | Pull logic low to put device into a low-power sleep mode; internal pull-<br>down                                                                       |  |  |  |  |  |
| OUTPUT  |                                         |      |                                                                                          |                                                                                                                                                        |  |  |  |  |  |
| OUT1    | 7                                       | 0    | 1/2-H bridge output                                                                      |                                                                                                                                                        |  |  |  |  |  |
| OUT2    | 10                                      | 0    | 1/2-H bridge output                                                                      |                                                                                                                                                        |  |  |  |  |  |
| SENSE   | 8                                       | 0    | H-bridge low-side connect Connect directly to GND or through a sense resistor to set OCP |                                                                                                                                                        |  |  |  |  |  |
| VPROPI  |                                         |      |                                                                                          |                                                                                                                                                        |  |  |  |  |  |
| VPROPI  | VPROPI 15 O Current-proportional output |      |                                                                                          |                                                                                                                                                        |  |  |  |  |  |

### **Table 1. External Components**

| COMPONENT           | PIN 1              | PIN 2                                                                                       | RECOMMENDED                                                                           |  |
|---------------------|--------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| C <sub>VBB</sub>    | VBB                | GND 0.1-µF ceramic capacitor and a larger bulk capacitor rated for at least the VBB voltage |                                                                                       |  |
| C <sub>VCP</sub>    | VCP                | VBB                                                                                         | 0.1-µF 16-V ceramic capacitor                                                         |  |
| R <sub>nFAULT</sub> | VCC <sup>(1)</sup> | nFAULT                                                                                      | >1 kΩ resistor                                                                        |  |
| R <sub>nSLEEP</sub> | VCC <sup>(1)</sup> | nSLEEP                                                                                      | If nSLEEP isn't actively controlled, use a pull-up resistor of less than 20 $k\Omega$ |  |
| R <sub>SENSE</sub>  | SENSE              | GND                                                                                         | Optional low-value resistor. If not used, connect SENSE pin directly to GND.          |  |

(1) VCC is not a pin on the DRV8816, but a VCC supply voltage pullup is required.

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      |                                                                | MIN  | MAX     | UNIT |
|----------------------|----------------------------------------------------------------|------|---------|------|
| VBB                  | Power supply voltage                                           | -0.6 | 40      | V    |
|                      | Charge pump positive switching pin (CP2)                       | -0.6 | VBB + 7 | V    |
|                      | Charge pump negative switching pin (CP1)                       | -0.6 | VBB     | V    |
|                      | Digital pin voltage range (IN1, IN2, EN1, EN2, nSLEEP, nFAULT) | -0.3 | 7       | V    |
|                      | VBB to OUTx                                                    | -0.6 | 40      | V    |
|                      | OUTx to SENSE                                                  | -0.6 | 40      | V    |
| V <sub>(SENSE)</sub> | Sense voltage (SENSE) (2)                                      | -0.5 | 1.0     | V    |
|                      | H-bridge output current (OUT1, OUT2, SENSE)                    | 0    | 2.8     | А    |
|                      | VPROPI pin voltage range (VPROPI)                              | -0.3 | 3.6     | V    |
| T <sub>A</sub>       | Operating ambient temperature                                  | -40  | 85      | °C   |
| TJ                   | Operating junction temperature                                 | -40  | 190     | °C   |
| T <sub>stg</sub>     | Storage temperature                                            | -40  | 125     | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Transients of  $\pm 1$  V for less than 25 ns are acceptable.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Power dissipation and thermal limits must be observed.

|                  |                                         | MIN | MAX | UNIT |
|------------------|-----------------------------------------|-----|-----|------|
| VBB              | Power supply voltage                    | 8   | 38  | V    |
| VI               | Input pin voltage                       | 0   | 5.5 | V    |
| f <sub>PWM</sub> | Applied PWM signal (IN1, IN2, EN1, EN2) |     | 100 | kHz  |
| I <sub>OUT</sub> | H-bridge output current                 |     | 2.8 | А    |
| T <sub>A</sub>   | Ambient temperature                     | -40 | 85  | °C   |

## 6.4 Thermal Information

|                       |                                                             | DRV8816      |      |
|-----------------------|-------------------------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | PWP (HTSSOP) | UNIT |
|                       |                                                             | 16 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 43.9         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 30.8         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 25.3         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.1          | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter <sup>(6)</sup> | 25           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 5.6          | °C/W |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as

specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi$  JT, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta$  JA, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi$  JB, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta$  JA, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## 6.5 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                        | TEST C                                    | ONDITIONS                                           | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|-------------------------------------------|-----------------------------------------------------|-----|------|------|------|
| POWER               | SUPPLIES (VBB)                   |                                           |                                                     |     |      |      |      |
| VBB                 | VBB operating voltage            |                                           |                                                     | 8   |      | 38   | V    |
|                     | VBB operating supply current     | $f_{\rm PWM}$ < 50 kHz                    | f <sub>PWM</sub> < 50 kHz                           |     |      |      | mA   |
| I <sub>VBB</sub>    | VBB operating supply current     | Charge pump on, Outputs d                 | harge pump on, Outputs disabled                     |     | 3.2  |      | mA   |
| I <sub>VBBQ</sub>   | VBB sleep-mode supply current    | $nSLEEP = 0, T_J = 25^{\circ}C$           |                                                     |     |      | 10   | μA   |
| CONTRO              | OL INPUTS (IN1, IN2, EN1, EN2, n | SLEEP)                                    |                                                     |     |      |      |      |
| VIL                 | Input logic low voltage          | IN1, IN2, EN1, EN2                        |                                                     | 0   |      | 0.8  | V    |
| V <sub>IH</sub>     | Input logic high voltage         | IN1, IN2, EN1, EN2                        |                                                     | 2   |      | 5.5  | V    |
| V <sub>IL</sub>     | Input logic low voltage          | nSLEEP                                    |                                                     | 0   |      | 0.8  | V    |
| VIH                 | Input logic high voltage         | nSLEEP                                    |                                                     | 2.2 |      | 5.5  | V    |
| IIL                 | Input logic low current          | IN1, IN2, EN2, nSLEEP                     | $V_{IN} = 0 V$                                      |     | 0    |      | μA   |
| I <sub>IH</sub>     | Input logic high current         | IN1, IN2, EN2, nSLEEP                     | $V_{IN} = 5 V$                                      |     | 25   |      | μA   |
| IIL                 | Input logic low current          | EN1                                       | $V_{IN} = 0 V$                                      |     | 0    |      | μA   |
| I <sub>IH</sub>     | Input logic high current         | EN1                                       | $V_{IN} = 5 V$                                      |     | 100  |      | μA   |
| D                   | Dulldown register as             | IN1, IN2, EN2, nSLEEP<br>EN1              |                                                     |     | 200  |      | kΩ   |
| R <sub>PD</sub>     | Pulldown resistance              |                                           |                                                     |     | 50   |      | K12  |
| SERIAL              | AND CONTROL OUTPUT (nFAUL        | .T)                                       |                                                     | ·   |      | ·    |      |
| V <sub>OL</sub>     | Output logic low voltage         | l <sub>sink</sub> = 1 mA                  |                                                     |     |      | 0.4  | V    |
| DMOS D              | DRIVERS (OUT1, OUT2, SENSE)      | •                                         |                                                     |     |      |      |      |
|                     |                                  | Source driver, $I_{OUT} = -2.8$ A         | r, I <sub>OUT</sub> = −2.8 A, T <sub>J</sub> = 25°C |     | 0.48 |      |      |
| D                   | Output ON registeres             | Source driver, $I_{OUT} = -2.8$ A         | ., T <sub>J</sub> = 125°C                           |     | 0.74 | 0.85 | Ω    |
| R <sub>DS(on)</sub> | Output ON resistance             | Sink driver, I <sub>OUT</sub> = -2.8 A, T | J = 25°C                                            |     | 0.35 |      | Ω    |
|                     |                                  | Sink driver, I <sub>OUT</sub> = -2.8 A, T | A, T <sub>J</sub> = 125°C 0.52 0.7                  |     | 0.7  |      |      |
| V <sub>TRIP</sub>   | SENSE trip voltage               | R <sub>SENSE</sub> between SENSE an       | R <sub>SENSE</sub> between SENSE and GND            |     |      |      | mV   |
| V                   | Dody diada forward valtars       | Source diode, $I_f = -2.8 \text{ A}$      |                                                     |     |      | 1.4  | V    |
| V <sub>f</sub>      | Body diode forward voltage       | Sink diode, I <sub>f</sub> = 2.8 A        |                                                     |     |      | 1.4  | v    |

Copyright © 2013–2016, Texas Instruments Incorporated

EXAS **ISTRUMENTS** 

www.ti.com

## **Electrical Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                                        | PARAMETER                         | TEST CONDITIONS                | MIN TYP            | MAX  | UNIT |
|----------------------------------------|-----------------------------------|--------------------------------|--------------------|------|------|
|                                        |                                   | From High-Z to High            | 70                 |      |      |
|                                        |                                   | From High-Z to Low             | 700 <sup>(1)</sup> |      |      |
|                                        | d OUTx propagation delay          | From High to High-Z            | 120                |      | ~~   |
| t <sub>pd</sub> OUTx propagation delay | OUTX propagation delay            | From High to Low               | 700                |      | ns   |
|                                        |                                   | From Low to High-Z             | 350                |      |      |
|                                        |                                   | From Low to High               | 350                |      |      |
| t <sub>COD</sub>                       | Crossover delay                   |                                | 500                |      | ns   |
| DAGain                                 | VPROPI amplifier gain             | Sense = 0.1 to 0.4 V           | 5                  |      | V/V  |
| PROTECT                                |                                   |                                |                    |      |      |
| V <sub>UVLO</sub>                      | VBB UVLO                          | VBB rising                     | 6.5                | 7.5  | V    |
| V <sub>CPUV</sub>                      | VCP UVLO <sup>(2)</sup>           | VBB rising; CPUV recovery      | 12                 | 13.8 | V    |
| I <sub>OCP</sub>                       | Overcurrent protection trip level |                                | 3                  |      | А    |
| t <sub>DEG</sub>                       | Overcurrent deglitch time         |                                | 3.0                |      | μs   |
| t <sub>OCP</sub>                       | Overcurrent retry time            |                                | 1.6                |      | ms   |
| T <sub>OTW</sub>                       | Thermal warning temperature       | Die temperature T <sub>j</sub> | 160                |      | °C   |
| T <sub>OTW HYS</sub>                   | Thermal warning hysteresis        | Die temperature T <sub>j</sub> | 15                 |      | °C   |
| T <sub>OTS</sub>                       | Thermal shutdown temperature      | Die temperature T <sub>j</sub> | 175                |      | °C   |
| T <sub>OTS HYS</sub>                   | Thermal shutdown hysteresis       | Die temperature T <sub>j</sub> | 15                 |      | °C   |

(1)

If OUT2 is High, the typical time for OUT1 to go from High-Z to Low is 1700 ns. Whenever VCP is less than VM + 10 V, a CPUV event occurs. This fault will be asserted whenever VBB is below 12 V. Note that the H-bridges will remain enabled until VBB =  $V_{UVLO}$  even through nFAULT is pulled low. (2)

## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

## 7.1 Overview

The DRV8816 uses 4 CMOS inputs to control 2 high-voltage high-current outputs, while integrating protection features, fault reporting, a sleep mode, and current sensing. EN1 and IN1 control OUT1, and EN2 and IN2 control OUT2, according to Table 2. The device is designed to drive two independent loads or one brushed DC motor, as shown in Figure 4 and Table 3.

When an  $R_{SENSE}$  resistor is used, the DRV8816 will automatically disable itself if  $V_{SENSE}$  exceeds 500mV—this provides a user-programmable overcurrent threshold. The VPROPI output equals the sense voltage amplified by a factor of 5, and it can be used by a microcontroller to know the motor current, in order to Pulse-Width Modulate the DRV8816 inputs and regulate motor current.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Bridge Control

The DRV8816 is controlled using separate enable and input pins for each ½-H-bridge.



#### Feature Description (continued)

Table 2 shows the logic for the DRV8816.

|     |     | -    |
|-----|-----|------|
| ENx | INx | OUTx |
| 0   | Х   | Z    |
| 1   | 0   | L    |
| 1   | 1   | Н    |

Table 2. DRV8816 Logic

If a single DC motor is connected to the DRV8816, it is connected between the OUT1 and OUT2 pins as shown in Figure 4. Two DC motors may also be connected to the DRV8816. In this mode, it is not possible to reverse the direction of the motors; the motors will turn only in one direction. The connections are shown in Figure 4.



Figure 4. Bridge Control

Table 3 shows how motor operation for a single-brushed DC motor is controlled.

| EN2 | IN1 | IN2 | OUT1             | OUT2                                                                                                                                 | Operation                                                                                                                                                                     |
|-----|-----|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| х   | х   | Х   | Z                | X <sup>(1)</sup>                                                                                                                     | Off (coast)                                                                                                                                                                   |
| 0   | Х   | Х   | X <sup>(1)</sup> | Z                                                                                                                                    | Off (coast)                                                                                                                                                                   |
| 1   | 0   | 0   | L                | L                                                                                                                                    | Brake                                                                                                                                                                         |
| 1   | 0   | 1   | L                | н                                                                                                                                    | Reverse                                                                                                                                                                       |
| 1   | 1   | 0   | н                | L                                                                                                                                    | Forward                                                                                                                                                                       |
| 1   | 1   | 1   | Н                | Н                                                                                                                                    | Brake                                                                                                                                                                         |
|     | Х   | X X | X X X            | X     X     X     Z       0     X     X     X <sup>(1)</sup> 1     0     0     L       1     0     1     L       1     1     0     H | X     X     X     Z     X <sup>(1)</sup> 0     X     X     X <sup>(1)</sup> Z       1     0     0     L     L       1     0     1     L     H       1     1     0     H     L |

(1) The Half-H bridges are independent; output state depends on ENx and INx.

Table 4 shows how motor operation for dual-brushed DC motors is controlled.

|                    | ENx | INx | OUTx | Operation   |  |  |  |  |  |  |  |
|--------------------|-----|-----|------|-------------|--|--|--|--|--|--|--|
| Motor connected to | 0   | Х   | Z    | Off (coast) |  |  |  |  |  |  |  |
| GND                | 1   | 0   | L    | Brake       |  |  |  |  |  |  |  |
|                    | 1   | 1   | Н    | Forward     |  |  |  |  |  |  |  |
|                    | ENx | INx | OUTx | Operation   |  |  |  |  |  |  |  |
| Motor connected to | 0   | Х   | Z    | Off (coast) |  |  |  |  |  |  |  |
| VBB                | 1   | 0   | L    | Forward     |  |  |  |  |  |  |  |
|                    | 1   | 1   | Н    | Brake       |  |  |  |  |  |  |  |



### 7.3.2 Charge Pump

The charge pump is used to generate a supply above VBB to drive the source-side DMOS gates. A  $0.1-\mu F$  ceramic monolithic capacitor should be connected between CP1 and CP2 for pumping purposes. A  $0.1-\mu F$  ceramic monolithic capacitor should be connected between VCP and VBB to act as a reservoir to run the high-side DMOS devices. The VCP voltage level is internally monitored, and in the case of a fault condition, the outputs of the device are disabled.



Figure 5. Charge Pump

### 7.3.3 VPROPI

The VPROPI output is equal to approximately 5× the voltage present on the SENSE pin. VPROPI is meaningful only if there is a resistor connected to the SENSE pin; If SENSE is connected to ground, VPROPI measures 0 V. Also note that during slow decay (brake), VPROPI measures 0 V. VPROPI can output a maximum of 2.5 V, because at 500 mV on SENSE, the H-bridge is disabled.

#### 7.3.4 Protection Circuits

The DRV8816 is fully protected against VBB undervoltage, charge pump undervoltage, overcurrent, and overtemperature events.

## 7.3.4.1 VBB UVLO

If at any time the voltage on the VBB pin falls below the UVLO threshold voltage, all FETs in the H-bridge will be disabled and the charge pump will be disabled. Operation will resume when VBB rises above the UVLO threshold. Note that nFAULT does not indicate a UVLO because the CPUV fault is always asserted below VBB = 12 V.

## 7.3.4.2 VCP UVLO (CPUV)

During a CPUV event, the VCP voltage is measured to be below VCP + 10 V. If at any time the voltage on the VCP pin falls below the UVLO threshold voltage, the nFAULT pin is driven low. The nFAULT pin is released after operation has resumed. Note that this fault does not disable the output FETs and allows the device to continue operating. When VBB is below 12 V, this fault condition is always asserted and nFAULT is pulled low.



## 7.3.4.3 OCP

The current flowing through the high-side and low-side drivers is monitored to ensure that the motor lead is not shorted to supply or ground. If a short is detected, all FETs in the H-bridge are disabled, nFAULT is driven low, and a  $t_{OCP}$  fault timer is started. After this period,  $t_{OCP}$ , the device is then allowed to follow the input commands and another turn-on is attempted (nFAULT becomes high again during this attempt). If there is still a fault condition, the cycle repeats. If after  $t_{OCP}$  expires it is determined the short condition is not present, normal operation resumes and nFAULT is released.

## 7.3.4.4 OTW

If the die temperature increases past the thermal warning threshold, the nFAULT pin is driven low. After the die temperature has fallen below the hysteresis level, the nFAULT pin is released. If the die temperature continues to increase, the device enters overtemperature shutdown as described in *OTS*.

## 7.3.4.5 OTS

If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled and the charge pump is shut down. After the die temperature has fallen to a safe level, operation automatically resumes.

## 7.4 Device Functional Modes

### 7.4.1 SENSE

A low-value resistor can be placed between the SENSE pin and ground for current-sensing purposes. The PCB should be designed with wide metal paths on each side of the resistor, to minimize IR drop that would decrease sense accuracy. Likewise, the distance from the sense resistor to the DRV8816 and bulk capacitor should be minimized.

To set a manual overcurrent trip threshold, place a resistor between the SENSE pin and GND. When the SENSE pin rises above 500 mV, the H-bridge output is disabled (High-Z). The device will automatically retry with a period of  $t_{OCP}$ . The overcurrent trip threshold can be calculated using  $I_{TRIP} = 500 \text{ mV}/\Omega$ . The overcurrent trip level selected cannot be greater than  $I_{OCP}$ .

If a sense resistor is not used, tie the SENSE pin directly to GND; in that case, the  $I_{OCP}$  detection of current through the internal FETs still functions.



## **Device Functional Modes (continued)**



Figure 6. Overcurrent Threshold



## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV8816 is typically used to drive a brushed DC motor.

### 8.2 Typical Application



Figure 7. Typical Application

#### 8.2.1 Design Requirements

Table 5 shows parameters to consider when designing.

#### **Table 5. Design Parameters**

| DESIGN PARAMETER         | REFERENCE          | EXAMPLE VALUE |
|--------------------------|--------------------|---------------|
| Motor voltage            | V <sub>BB</sub>    | 24 V          |
| Motor RMS current        | I <sub>RMS</sub>   | 0.8 A         |
| Motor startup current    | I <sub>START</sub> | 2 A           |
| Motor current trip point | I <sub>TRIP</sub>  | 2.5 A         |

Submit Documentation Feedback

14

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Motor Voltage

The motor voltage to use will depend on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

### 8.2.2.2 Power Dissipation

The power dissipation of the DRV8816 is a function of RMS motor current and the each output's FET resistance  $(R_{DS(ON)}).$ 

Power 
$$\approx I_{RMS}^{2} \times (High-Side R_{DS(ON)} + Low-Side R_{DS(ON)})$$
 (1)

For this example, the ambient temperature is 35°C, and the junction temperature reaches 65°C. At 65°C, the sum of R<sub>DS(ON)</sub> is about 1Ω. With an example motor current of 0.8A, the dissipated power in the form of heat will be  $0.8A^2 \times 10^2 = 0.64W$ .

The temperature that the DRV8816 reaches will depend on the thermal resistance to the air and PCB. It is important to solder the device PowerPAD to the PCB ground plane, with vias to the top and bottom board layers, in order dissipate heat into the PCB and reduce the device temperature. In the example used here, the DRV8816 had an effective thermal resistance  $R_{\theta,IA}$  of 47°C/W, and:

$$T_{J} = T_{A} + (P_{D} \times R_{\theta JA}) = 35^{\circ}C + (0.64W \times 47^{\circ}C/W) = 65^{\circ}C$$
(2)

### 8.2.2.3 Motor Current Trip Point

When the voltage on pin SENSE exceeds V<sub>TRIP</sub> (0.5V), overcurrent is detected. The R<sub>SENSE</sub> resistor should be sized to set the desired  $I_{TRIP}$  level.

$$R_{SENSE} = 0.5V / I_{TRIP}$$
(3)

To set  $I_{TRIP}$  to 2A,  $R_{SENSE} = 0.5V / 2A = 0.25\Omega$ .

To prevent false trips, I<sub>TRIP</sub> must be higher than regular operating current. Motor current during startup is typically much higher than steady-state spinning, because the initial load torque is higher, and the absence of back-EMF causes a higher voltage and extra current across the motor windings.

It can be beneficial to limit startup current by using series inductors on the DRV8816 output, as that allows I<sub>TRIP</sub> to be lower, and it may decrease the system's required bulk capacitance. Startup current can also be limited by ramping the forward drive duty cycle.

#### 8.2.2.4 Sense Resistor Selection

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- Low inductance
- Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals I<sub>RMS</sub><sup>2</sup> x R. For example, if peak motor current is 3A, RMS motor current is 2A, and a 0.05 $\Omega$  sense resistor is used, the resistor will dissipate 2A<sup>2</sup> x 0.05 $\Omega$  = 0.2W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a de-rated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, margin should be added. It is always best to measure the actual sense resistor temperature in a final system, along with the power MOSFETs, as those are often the hottest components.

Because power resistors are larger and more expensive than standard resistors, it is common practice to use multiple standard resistors in parallel, between the sense node and ground. This distributes the current and heat dissipation.

Copyright © 2013–2016, Texas Instruments Incorporated



#### DRV8816 SLRS063C – SEPTEMBER 2013 – REVISED FEBRUARY 2016

## 8.2.3 Application Curves



TEXAS INSTRUMENTS

www.ti.com

## 9 Power Supply Recommendations

## 9.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system.
- The power supply's capacitance and ability to source current.
- The amount of parasitic inductance between the power supply and motor systems.
- The acceptable voltage ripple.
- The type of motor used (Brushed DC, Brushless DC, Stepper).
- The motor braking method.

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The datasheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



Figure 12. Example Setup of Motor Drive System with External Power Supply

## 9.2 Power Supervisor

Control input nSLEEP is used to minimize power consumption when the DRV8816 is not in use. This disables much of the internal circuitry, including the internal voltage rails and charge pump. nSLEEP is asserted low. A logic high on this input pin results in normal operation. When switching from low to high, the user should allow a 1-ms delay before applying PWM signals. This time is needed for the charge pump to stabilize.



## 10 Layout

## 10.1 Layout Guidelines

The printed circuit board (PCB) should use a heavy ground plane. For optimum electrical and thermal performance, the DRV8816 must be soldered directly onto the board. On the underside of the DRV8816 is a thermal pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB.

The load supply pin, VBB, should be decoupled with an electrolytic capacitor (typically 100  $\mu$ F) in parallel with a ceramic capacitor placed as close as possible to the device. The ceramic capacitors between VCP and VBB, connected to VREG, and between CP1 and CP2 should be as close to the pins of the device as possible, in order to minimize lead inductance.

$$\mathsf{P}_{\mathsf{TOT}} = \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} \times (\mathsf{I}_{\mathsf{OUT}(\mathsf{RMS})})^2$$

where

- P<sub>TOT</sub> is the total power dissipation.
- R<sub>DS(ON)</sub> is the resistance of the HS plus LS FETS.
- I<sub>OUT(RMS)</sub> is the RMS output current being applied to each winding.

(4)

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

 $I_{OUT(RMS)}$  is equal to approximately 0.7× the full-scale output current setting.

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that R<sub>DS(ON)</sub> increases with temperature, so as the device heats, the power dissipation increases.

### 10.1.1 Ground

A ground power plane should be located as close to DRV8816 as possible. The copper ground plane directly under the thermal pad makes a good location. This pad can then be connected to ground for this purpose.

## 10.2 Layout Example



Figure 13. DRV8816 Layout Example

## **10.3 Thermal Protection**

If the die temperature exceeds approximately 150°C, the device is disabled until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.



## **11** Device and Documentation Support

## **11.1 Documentation Support**

### 11.1.1 Related Documentation

For related documentation see the following:

- DRV8816 Evaluation Module, SLVU971
- Shelf-Life Evaluation of Lead-Free Component Finishes, SZZA046

## 11.2 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



15-Apr-2015

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| DRV8816PWP       | ACTIVE | HTSSOP       | PWP                | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8816                 | Samples |
| DRV8816PWPR      | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8816                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



15-Apr-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8816PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Aug-2016



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8816PWPR | HTSSOP       | PWP             | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## **GENERIC PACKAGE VIEW**

## **PWP 16**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **PWP0016B**

## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



# **PWP0016B**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

9. Size of metal pad may vary due to creepage requirement.



# **PWP0016B**

# **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated